

Home Search Collections Journals About Contact us My IOPscience

A prototype of a new generation readout ASIC in 65nm CMOS for pixel detectors at HL-LHC

This content has been downloaded from IOPscience. Please scroll down to see the full text.

2016 JINST 11 C12044

(http://iopscience.iop.org/1748-0221/11/12/C12044)

View the table of contents for this issue, or go to the journal homepage for more

Download details:

IP Address: 128.141.238.76

This content was downloaded on 31/03/2017 at 16:52

Please note that terms and conditions apply.

You may also be interested in:

A prototype of pixel readout ASIC in 65 nm CMOS technology for extreme hit rate detectors at HL-LHC A. Paternò, L. Pacher, E. Monteil et al.

Recent progress of RD53 Collaboration towards next generation Pixel Read-Out Chip for HL-LHC N. Demaria, M.B. Barbero, D. Fougeron et al.

A synchronous analog very front-end in 65 nm CMOS with local fast ToT encoding for pixel detectors at HL-LHC

E. Monteil, L. Pacher, A. Paternò et al.

Development of a Detector Control System for the ATLAS Pixel detector in the HL-LHC N. Lehmann, M. Karagounis, S. Kersten et al.

The pixel detector for the CMS phase-II upgrade

M.E. Dinardo

Characterization results of the JUNGFRAU full scale readout ASIC

A. Mozzanica, A. Bergamaschi, M. Brueckner et al.

Transmission lines implementation on HDI flex circuits for the CMS tracker upgrade

G. Blanchot, F. De Canio, T. Gadek et al.

Simulation of digital pixel readout chip architectures with the RD53 SystemVerilog-UVM verification environment using Monte Carlo physics data

E. Conti, S. Marconi, J. Christiansen et al.

Multichannel readout ASIC design flow for high energy physics and cosmic rays experiments

A Voronin and E Malankin



RECEIVED: October 27, 2016 Accepted: December 2, 2016 Published: December 19, 2016

PIXEL 2016 INTERNATIONAL WORKSHOP SEPTEMBER 5 – SEPTEMBER 9, 2016 SESTRI LEVANTE, GENOVA, ITALY

# A prototype of a new generation readout ASIC in 65nm CMOS for pixel detectors at HL-LHC

E.Monteil, a,b,1 L. Pacher, a,b A. Paternò, b,c F. Loddo, d N. Demaria, b L. Gaioni, e,f

F. De Canio, e,g G. Traversi, e,f V. Re, e,f L. Ratti, e,g A. Rivetti, f M. Da Rocha Rolo, f

G. Dellacasa,  $^b$  G. Mazza,  $^b$  C. Marzocca,  $^{d,h}$  F. Licciulli,  $^d$  F. Ciciriello,  $^{d,h}$  S. Marconi,  $^{i,j}$ 

P. Placidi, i,j G. Magazzù, A. Stabile, S. Mattiazzo and C. Veri

E-mail: ennio.monteil@cern.ch

ABSTRACT: This paper describes a readout ASIC prototype designed by CHIPIX65 project, part of RD53, for a pixel detector at HL-LHC. A  $64 \times 64$  matrix of  $50 \times 50 \ \mu m^2$  pixels is realised. A digital architecture has been developed, with particle efficiency above 99.9% at 3 GHz/cm<sup>2</sup> pixel rate, 1 MHz trigger rate with 12.5  $\mu s$  latency. Two analog front end designs, one synchronous and one asynchronous, are implemented. Charge is measured with 5-bit precision and the analog dead-time is below 1%. IP-blocks (DAC, ADC, BandGap, SER, sLVS-TX/RX) and very front ends are silicon proven, irradiated to 600-800Mrad.

Keywords: Analogue electronic circuits; Digital electronic circuits; Front-end electronics for detector readout; Radiation-hard electronics

<sup>&</sup>lt;sup>a</sup>Dipartimento di Fisica, Università di Torino, Via Pietro Giuria 1, Torino, Italy

<sup>&</sup>lt;sup>b</sup>INFN — Sezione di Torino, Via Pietro Giuria 1, Torino, Italy

<sup>&</sup>lt;sup>c</sup>Dipartimento di Elettronica e Telecomunicazioni, Politecnico di Torino, Torino, Italy

<sup>&</sup>lt;sup>d</sup>INFN — Sezione di Bari, Via Orabona 4, Bari, Italy

<sup>&</sup>lt;sup>e</sup>INFN — Sezione di Pavia, Via Agostino Bassi 6, Pavia, Italy

 $<sup>^</sup>f$ Dipartimento di Ingegneria e scienze applicate, Università di Bergamo,

Viale Marconi 5, Dalmine BG, Italy

<sup>&</sup>lt;sup>g</sup>Dipartimento di Ingegneria Industriale e dell'Informazione, Università di Pavia, Pavia, Italy

<sup>&</sup>lt;sup>h</sup>Dipartimento di Ingegneria Elettrica e dell'Informazione, Politecnico di Bari, Via Orabona 4, Bari, Italy

<sup>&</sup>lt;sup>i</sup>INFN — Sezione di Perugia, Via Alessandro Pascoli, Perugia, Italy

<sup>&</sup>lt;sup>j</sup>Dipartimento di Ingegneria, Università di Perugia, Via G. Duranti 93, Perugia, Italy

<sup>&</sup>lt;sup>k</sup>INFN — Sezione di Pisa, Largo Bruno Pontecorvo 3, Pisa, Italy

<sup>&</sup>lt;sup>1</sup>INFN — Sezione di Milano, Via Celoria 16, Milano, Italy

<sup>&</sup>lt;sup>m</sup>Dipartimento di Ingegneria dell'Informazione, Università di Padova, Via Gradenigo 6B, Padova, Italy

<sup>&</sup>lt;sup>n</sup>Dipartimento di Ingegneria dell'Innovazione, Università del Salento, Via per Monteroni, Lecce, Italy

<sup>&</sup>lt;sup>1</sup>Corresponding author.

| Contents |                                                    |   |
|----------|----------------------------------------------------|---|
| 1        | Introduction                                       | 1 |
| 2        | Analog front-ends                                  | 1 |
| 3        | Digital architecture and chip configuration        | 2 |
| 4        | Bias network and monitoring                        | 4 |
| 5        | End of column, readout and configuration interface | 5 |
| 6        | Conclusions                                        | 5 |

#### 1 Introduction

The High Luminosity Large Hadron Collider (HL-LHC) will start its operation in 2026. The machine will establish new benchmarks for the experiments, such as a pile-up per event between 140 and 200 and for the innermost layer an expected level of radiation of 1 Grad in 10 years and an event rate for the innermost layer around 3 GHz/cm<sup>2</sup>.

The readout chip currently used in LHC experiments can not tolerate these extreme requirements, therefore a new design is required. For this purpose the RD53 collaboration at CERN has been established. INFN is part of this collaboration through the CHIPIX65 project. A 65nm CMOS technology has been chosen to for the production of the chip, since the detector granularity will be increased (the pixel area is  $2500 \ \mu m^2$ ) and the total amount of data will be significantly higher than in current LHC runs, requiring the introduction of more digital logic, especially buffer cells, per pixel.

In this paper the design of a small and complex pixel array, called CHIPIX65 demonstrator [1], is described. The layout of the chip submitted to the foundry is shown in figure 1a. It has a size of  $3.5 \times 5.1$ mm<sup>2</sup> and consists of a  $64 \times 64$  pixel matrix which contains two flavors of analog front-ends and a digital architecture organized in  $4 \times 4$  pixel regions. The periphery contains all the blocks required for the bias, the readout and the configuration of the chip.

#### 2 Analog front-ends

The pixel matrix contains a synchronous and an asynchronous front-end, each of them occupying half of the matrix. For both architectures two small prototypes have been submitted and tested, also after irradiation. Both architectures feature a single stage preamplifier to minimize the power dissipation and a Krummenacher feedback to provide both leakage current compensation and constant current feedback capacitor discharge, along with a calibration circuit to inject an input



Figure 1. CHIPIX demonstrator overview and analog front-end chains.

charge. The front-ends satisfy the requirements of being compact, low power, low noise (< 100 e<sup>-</sup>) in order to achieve high efficiency with the foreseen silicon detectors.

The synchronous architecture [2, 3], presented in figure 1b, features a telescopic cascode preamplifier AC coupled to a synchronous discriminator composed of a Differential Amplifier (DA) and a positive feedback latch. The offset compensation of the DA is performed using capacitors (auto-zeroing) without need of local Digital-to-Analogue Converters (DACs). The latch can be turned into a local oscillator up to 800 MHz using an asynchronous logic feedback loop, in order to accomplish the ToT counting in a very short time avoiding to distribute a fast clock in the chip. The average current consumption is around 5  $\mu$ A. Measurements show very promising results, in particular: the preamplifier gain shows a very good uniformity over the pixel matrix with a 2.2% RMS in the gain distribution, the ENC is equal to 80 e<sup>-</sup> at C<sub>input</sub> 50 fF, the offset compensation mechanism and the local oscillation both work consistently with simulation results. Irradiation measurements show that the front-end is fully working at 600 Mrad, with negligible degradation of the analog parameters [4].

The asynchronous architecture [5], shown in figure 1c, features a folded cascode amplifier, followed by a fast comparator composed of a transconductor stage and a transimpedance amplifier. A 4-bit DAC is included for local threshold trimming. The average current consumption is 4  $\mu$ A. Measurements show that the noise response is fully compliant with the specifications, and that leakage currents up to 15 nA do not affect the preamplifier performance. Total Ionizing Dose (TID) irradiation has been performed up to 800 Mrad, showing no significant degradation in the preamplifier signal shape and a 20% increase in noise with a  $C_{det}$  = 50 fF at 800 Mrad [5].

# 3 Digital architecture and chip configuration

The CHIPIX65 demonstrator features a novel digital architecture. It is based on the concept of pixel region with local trigger matching as in FEI4 [6]: (2x2) pixels with distributed latency buffers.



Figure 2. Inefficiency vs. saved ToTs per event.



**Figure 3**. Inefficiency vs. buffer depth.

Nevertheless, it extends the grouping to (4x4) pixels and centralised latency buffer, obtaining an optimised sharing of the digital circuitry. The Pixel Regions contain 16 pixel analog front-ends, themselves grouped in (2x2) pixel analog islands in the layout, and a shared digital architecture which stores the pixels' data, handles the configuration, performs trigger matching, and communicates with the readout block at the chip periphery.

The advantage on choosing a  $4 \times 4$  approach lies in the possibility to achieve an efficient sharing of buffer resources, without compromising the inefficiency. Targeting an inefficiency lower than 0.1%, such a Pixel Region would, in fact, only need 16 buffer locations, as shown in figure 3. Together with a Time-over-Threshold (ToT) compression algorithm, the advantage of this approach is clear: an efficient way to reduce the memory size inside the digital architecture, and, with it, the overall power consumption and area. ToT compression is performed by saving only a fixed number of ToTs per event but preserving the binary information for all the 16 pixels of the region: the graph in figure 2 shows the percentage of binary hits versus the number of 5-bit ToT saved in the central buffer. In order to quantify hit losses, detailed simulations have been performed using the SystemVerilog-UVM simulation framework developed within RD53 [7], which has also been used for chip verification. Simulations have been run including Montecarlo data from physics input hits, provided from detailed sensor simulations. In order to reach the target (ToT information for

more than 99.5% of hits), the design choice was to arrange the priority queue so that only the six first ToTs per event are saved in the shared buffer. This allows to an overall saving of about 60% in the number of latches in the shared memory (6 instead of 16). Working on event-based data implies another requirement for the design: the need for pixels synchronization. Every pixel, in fact, processes its ToT independently via dedicated counters in the pixels' digital interfaces, but the writing operation, which accounts for the ToT compression too, has to happen when all the pixel hits belonging to the same event are ready. To overcome this hurdle, a deadtime counter has been implemented to every interface. When the fixed deadtime elapses for a pixel (the deadtime can be set to either 5 or 15 clock cycles), the pixel interface raises a ready flag. The shared logic checks at each clock cycle whether any pixel has raised this flag, and, if so, follows the priority queue and drives the memory latches.

Other important features are the trigger matching algorithm, performed via a set of comparators, and a debugging mode which can be used in both triggered and triggerless operations.

# 4 Bias network and monitoring

The bias to the analog FEs is provided in the chip periphery and is monitored by an internal ADC (see figure 4). Sixteen 10-bit current DACs, nine for the synchronous FE, six for the asynchronous FE and one for the calibration circuit, are used to provide bias currents and voltages to the front-ends. Current mirrors have been designed in order to provide the different currents with the requested resolution and to guarantee linearity in the full operating range. These mirrors are connected to the column bias cells, designed to drive 64 pixels.

The DAC [8] has been implemented using a segmented architecture. It is then split into 2 sub-DACs: a 8 bit thermometric DAC and 2 bit binary DAC. This configuration has been preferred since it is the best compromise between performance and area. Irradiation tests with both X-rays and protons up to 1 Grad show that this block still works properly with an increase of Differential Non-Linearity (DNL) from 0.4 LSB to 1 LSB, while the Integral Non-Linearity (INL) rises from 0.9 LSB to 1.5 LSB.

During operation the DAC needs a reference current,  $I_{ref}$ , which is provided by a bandgap reference circuit (BGR) [9]. It provides a DC voltage independent of Process, supply Voltage and Temperature (PVT) variations. In high-energy physics (HEP) applications it has to fulfill an additional requirement given by the harsh radiation environment. For this reason this bandgap has been designed using MOSFET biased in weak inversion region instead of Bipolar Transistors. It has been characterized with X-rays up to 580 Mrad (SiO<sub>2</sub>). The circuit implements a 5-bit trimming resistor for the compensation of the mismatch and process variations.

In addition, a 12-bit ADC has been integrated on-chip for monitoring DC voltage levels and slow varying signals. A dual-slope integrating architecture has been chosen, since high accuracy is required at low conversion rate, i.e. about 5 kSample/s. A linear transconductor converts the input voltage, in the dynamic range from 0 to 900 mV, into a current, which is integrated onto a 70pF Met al.-Oxide-Metal (MOM) capacitor for 2<sup>12</sup> clock cycles. The output code is obtained by counting the clock cycles needed to discharge the integration capacitor at a constant current. An automated calibration procedure has been implemented to finely adjust the gain and the discharge current.



**Figure 4**. Bias network scheme (n = 16).

## 5 End of column, readout and configuration interface

For the purpose of this demonstrator, it was decided to employ a simple readout architecture. Communication with each macro-column is performed via ad-hoc modules called Macro Column Drainers. As the name suggests, these modules implement the receiver end of the column-drain protocol, in addition to buffering both the triggers to be sent to the Pixel Regions and the output data sent by them. The data FIFOs are polled and read by a centralized data buffer, namely Dispatcher, designed to withstand the expected data rates. Another Finite State Machine, working at the serializer frequency, reads the Dispatcher FIFO, encodes the data using 8b10b encoding, and feeds the 20-bit packets to the serializer. Serialized data are then sent to the Scalable Low Voltage Signaling Transceiver (SLVS-Tx) [10].

#### 6 Conclusions

The CHIPIX65 demonstrator, a  $3.5 \times 5.1 \text{mm}^2$  chip composed of a matrix of  $64 \times 64$  pixels, has been designed and submitted for fabrication in July 2016. Beforehand, the analog front-ends and the building blocks have been characterized through small prototypes, showing promising results also after irradiation levels above 500 Mrad. In addition, the chip contains a novel digital architecture featuring a digital inefficiency < 0.1% at the HL-LHC rate (3 GHz/cm²) and providing 5-bit ToT information for 99.6% of hits. The chip has been received at the end of September 2016. Early results show that it works correctly and the bare devices show 85 e<sup>-</sup> ENC and 500 e<sup>-</sup> minimum threshold. Bump bonding to silicon detectors is foreseen and irradiation tests of the bare chip will be performed in early 2017.

### References

- [1] N. Demaria et al., CHIPIX65: developments on a new generation pixel readout ASIC in CMOS 65 nm for HEP experiments, 6<sup>th</sup> International Workshop on Advances in Sensors and Interfaces (IWASI), June 18–19, Gallipoli, Italy (2015).
- [2] E. Monteil et al., *Pixel front-end with synchronous discriminator and fast charge measurement for the upgrades of HL-LHC experiments*, 2016 *JINST* 11 C03013.
- [3] L. Pacher et al., A low-power low-noise synchronous pixel front-end chain in 65 nm CMOS technology with local fast ToT encoding and autozeroing for extreme rate and radiation at HL-LHC, IEEE Nucl Sci. Symp. Med. Imaging Conf. (NSS/MIC) (2015) 1.
- [4] E. Monteil et al., A synchronous analog very front-end in 65nm CMOS with local fast ToT encoding for pixel detectors at HL-LHC, in Pixel 2016 International Workshop, September 5–9, Genova, Italy (2016).
- [5] L. Gaioni et al., 65 nm CMOS analog front-end for pixel detectors at the HL-LHC 2016 JINST 11 C02049.
- [6] T. Hemperek et al., Digital architecture of the new ATLAS pixel chip FE-I4, IEEE Nucl. Sci. Symp. Conf. Rec. (2010) 791.
- [7] S. Marconi et al., *The RD53 collaboration's SystemVerilog-UVM simulation framework and its general applicability to design of advanced pixel readout chips*, 2014 *JINST* **9** P10005.
- [8] G. De Robertis et al., Design of a 10-bit segmented current-steering digital-to-analog converter in CMOS 65 nm technology for the bias of new generation readout chips in high radiation environment, 2016 JINST 11 C01027.
- [9] G. Traversi et al., Characterization of bandgap reference circuits designed for high energy physics applications, Nucl. Instrum. Meth. A 824 (2016) 371.
- [10] JEDEC, JESD8-13 Scalable Low Voltage Signaling for 400 mV (SLVS-400).