# Intrinsic Evolvable Hardware for Combinatorial Synthesis Based on SoC+FPGA and GPU Platforms

Artificial Life, Robotics, Evolvable Hardware

#### **ABSTRACT**

This paper presents a novel a parallel genetic programming (PGP) boolean synthesis implementation on a low cost cluster of an embedded platform called SIE, based on a 32-bit processor and a Spartan-3 FPGA. Some tasks of the PGP have been accelerated through a hardware coprocessor called FCU, that allows to evaluate individuals onchip as intrinsic evolution. Results have been compared with GPU and HPC implementations, resulting in speedup values up to approximately 2 and 180 respectively.

## Keywords

Evolutionary algorithms, boolean synthesis, cluster.

#### 1. INTRODUCTION.

As an alternative to the traditional design of combinatorial circuits, some authors have proposed bio-inspired techniques to create combinatorial circuits that can not be obtained with the traditional methods and to add some restrictions to the design such as delay, area, etc, [7, 6, 1, 3]. One of the main problems to create circuits by using these techniques is the response time, due the high computational requirements for implementing any bio-inspired algorithm. In order to use parallel genetic programming (PGP), an FPGA cluster-based architecture to solve the combinatorial synthesis problem on-chip has been developed. A fitness coprocessor unit (FCU) on each FPGA helps to accelerate the convergence of the algorithm, as well as provide an appropriate support for 12-variable synthesis problems, by evaluating a chromosome through a virtual LUT-oriented architecture without using high-latency partial reconfiguration techniques, and determining the fitness value for an individual faster than other related works. The proposed synthesis algorithm was compared to a High Performance Cluster (HPC) and a graphics processing unit (GPU) implementations. For this work a tree based representation for circuits was selected. Basic cells can construct any circuit, each composed by 3 functions f and 4 input variables vcoded in binary in 28 bits. The chromosome length has to be variable because the length of the solution to the synthesis problem is unknown a priori. In equation 1 the fitness function for the proposed genetic program (GP) is shown. Constants  $\omega_1$ ,  $\omega_2$  and  $\omega_3$  are used for establishing the weights of

Copyright is held by the author/owner(s). *GECCO 2011* 2011 Genetic and Evolutionary Computation Conference ACM 978-1-4503-0690-4/11/07.

each of the parameters that will determine the fitness function. The double-summation term calculates the number of matches of the individual X for all the possible combinations at the output with the target functions Y; the P(X) function is used for calculating the number of logic gates of a chromosome taking into account some of the introns or segments of the genotype string that will not have any associated function and that do not contribute to the result of the logic circuit that they represent. The function L(X) is used for determining the number of levels the circuit has, or in other words the number of gates that the critical path crosses. The m constant is the number of outputs in the circuit and n the number of possible combinations of inputs in the circuit.

$$fitness = \omega_1 \cdot \left[ \sum_{j=1}^{m} \sum_{i=1}^{n} Y(j,i) - X(j,i) \right] + \omega_2 \cdot P(x) + \omega_3 \cdot L(x)$$
(1)

A selection operator is responsible for identifying the best individuals of the population taking into account the exploitation and the exploration [8]. The first one allows the individuals with better fitness to survive and reproduce more often, and the second one means searching in more areas and making it possible to find better results. In the other hand, the mutation operator modifies the chromosome randomly in order to increase the search space. It can change: 1) an operator or variable and 2) a segment in the chromosome. A one or two points crossover operator combines two selected

#### 2. GP IMPLEMENTATION.

to the population.

HPC and SIE: The GP was implemented in a small-low-cost FPGA-based cluster platform called SIE, a Graphics Processing Unit (GPU) and a High Performance Computer (HPC) called ALTAMIRA. SIE [2] created by our team work, is composed of a custom embedded platform and a software development kit based on Linux operating system, and provides an economical alternative (70 USD per node) for implementing evolutionary algorithms. In contrast, other authors use architectures for implementing similar applications, closed to 1000 USD y 3000 USD per node [5, 10]

individuals for obtaining two additional individuals to add

The GP was implemented in two stages: the first one is about software development and its parallelization on HPC and GPUs, and the second one refers to a hardware implementation to speed it up on the SIE plataform. Using the island approach, the population is divided into subpopulations that will evolve in each processor of the cluster or parallel architecture, making data migration to accelerate convergence.

**GPU:** In the GPU platform a function called kernel-GP is executed on each processing element that evolves a sub-population of the GP. Additionally, a Mersenne-twister algorithm is executed on the GPU before the kernel-GP to make a buffer of random numbers on its own global memory (figure 1) shows the way the GP has been implemented on the graphics device. A thread t generates a  $\mu$ -population, performs the GP operators during P generations required. M best individuals will be transferred to the global memory and then to the host device (CPU system).



Figure 1: GPU implementation of the evolvable algorithm.

A profiling determined that the most costs were the fitness function calculation and the new individual generation. They have been accelerated with a dedicated hardware in the FPGA (FCU). Inside (figure 2), the chromosome cells are converted to an equivalent Virtual Look Up Table (VLUT) with a ROM based translation, in order to calculate of wrong minterms compared to the objective function. Also, the FCU calculates the final fitness value including the number of gates and the critical path. In order to speed up pseudo random number generation, a Mersenne-Twister-based coprocessor was inserted through the same custom interface.



Figure 2: FCU structure.

#### 3. PERFORMANCE EVALUATION.

SIE performance was compared to HPC and GPU. The HPC setup is made up of 18 eServer BladeCenters with 256 JS20 nodes (512 processors), using a Myrinet network with 1 Gbps bandwidth. The GPU architecture is based on a NVIDIA GTS450, made by 192 CUDA cores. The response time is measured in three scenarios: 1) number of input variables (4, 8 or 12, corresponding to a comparator problem of 2, 4 and 6 bits); 2) population size (512, 1024 or 2048) and 3) number of nodes running the experiment, ranged from 1 to 6 in SIE, and 2 to 16 or 64 in ALTAMIRA. The first and second parameters determine the size of the problem.

**Response Time:** Figure 3 shows the response time for both platforms with different numbers of nodes and variables with 1024 individuals during 100 generations. These results show the high performance of SIE cluster for the algorithm. This experiment demonstrates that the response time for SIE does not depend on the size of the problem. In contrast, response time in ALTAMIRA has a high dependency of the size of the problem, because individuals had to be evaluated by software. Figure 4 shows the response time in both architectures when varying the number of individuals of the population. It is observed that both architectures have a strong dependency of the number of individuals in the algorithm. This is because increasing this number causes an increment of the software computational load for both clusters. Even in this scenario, SIE shows an excellent performance compared to ALTAMIRA.



Figure 3: Response time in SIE and ALTAMIRA for different number of variables.



Figure 4: Response time in SIE and ALTAMIRA for different number of individuals.

Figure 5 shows the response time of executing the GP in the graphics hardware with problems of 4, 8 and 12 variables

are fixed. Varying the number of islands and threads, can be observed that the best scenario is obtained when the number of threads is increased independently the number of islands. This is because when more threads are launched more parallelism is performed in the system, until the maximum of threads permitted by the GPUs is reached.



Figure 5: Response time in SIE and GPU for different number of individuals.

The speedup of the SIE vs ALTAMIRA was up to 180 for 12-variable problems. The excellent performance of SIE can be explained because individuals have been directly tested in hardware (FPGA), obtaining a combination of their true table on each cycle of the system clock. On the other hand, individuals evaluated in software by ALTAMIRA require a lot of system clocks, causing response times hundreds of times higher than SIE. On the other hand, the speedup number when SIE and GPU are compared was up to 2 for 12-variable problems. This can be explained because the whole population have been tested in hardware, obtaining a combination of their output on each cycle of the system clock. But, when an individual is tested in software, each combination requires a set of instructions, that requires a lot of cycles of the system clock. In [9, 4] the obtained speedup is about 30-40 when 1 accelerator processor was used and compared against a single PC.

### 4. CONCLUSIONS AND FUTURE WORK.

This paper presented a novel way to evaluate individuals in an intrinsic evolvable algorithm on an open embedded platform called SIE, and results were compared to an HPC called ALTAMIRA and a high performance NVIDIA GPU. To accelerate the evolution process, a coprocessor was implemented to calculate the fitness function and to generate random numbers, improving the performance for problems with more than 6 bits.

Results showed a speedup of 2 when SIE was compared to GPU, even when 192 processing cores were used in the last one. When compared with ALTAMIRA, SIE showed a speedup up to 180, due the high computational load in software when 16 nodes were used in ALTAMIRA. Significant speedup numbers were obtained due individuals have been directly tested in hardware, getting a combination of their true table on each cycle of the system clock. In the other hand, when an individual is tested in software, each combination requires a set of instructions, that requires a lot of cycles of the system clock.

Tests proved that the algorithm is more effective for 4-bit and 8-bit problems. 12-bit problems in SIE had excel-

lent performance, but because the search space is too long, converging to a suitable solution was difficult for the algorithm. This problem could be solved as future work with some improvements in terms of multiple FCUs inside an FPGA, more nodes, and other hardware-accelerated genetic operators.

#### 5. REFERENCES

- [1] A Aguirre, C Coello, and B Buckles. A genetic programming approach to logic function synthesis by means of multiplexers. Proc. of the I NASA/DoD Workshop on Evolvable hardware., pages 46 – 53, 1999.
- [2] C. Camargo, W. Spraul, and A. Wang. Proyecto SAKC. URL:http://en.qi-hardware.com/wiki/SAKC.
- [3] CAC Coello, RL Zavala, and BM Garcia. Ant colony system for the design of combinational logic circuits. Lecture Notes in Computer Science, pages 21–30, 2000.
- [4] Zbysek Gajda and Lukas Sekanina. An efficient selection strategy for digital circuit evolution. In Evolvable Systems: From Biology to Hardware, LNCS 6274, pages 13–24. Springer Verlag, 2010.
- [5] J. Jeon and P. Rhee. An Evolvable Hardware System Under Varying Illumination Environment. *Advances* in Natural Computation.
- [6] I Kajitani, T Hoshino, M Iwata, and T Higuchi. Variable length chromosome ga for evolvable hardware. Evolutionary Computation, pages 443 – 447, Jan 1996.
- [7] A Nicholson. Evolution and learning for digital circuit design. Proc. Genetic and Evolutionary Computation Conf., pages 519 – 524, 2000.
- [8] Q. Yu, C. Chen, and C. Pan. Parallel genetic algoritms on programmable graphics hardware. Lecture notes in computer scienc, January 2006.
- [9] Zdenek Vasicek and Lukas Sekanina. Hardware accelerators for cartesian genetic programming. In Eleventh European Conference on Genetic Programming, LNCS 4971, pages 230–241. Springer Verlag, 2008.
- [10] Z. Vasicek and L. Sekanina. An evolvable hardware system in Xilinx Virtex II Pro FPGA. Int. J. Innovative Computing and Applications, 2007.