

# HT16D35A/HT16D35B

# RAM Mapping 28×8 Constant Current LED Driver

#### **Features**

• Operating voltage: 2.7V~5.5V

• LED display: 28 rows and 8 commons

 LED data RAM1: 28×8×6 bits=1344 bits for Gray mode

• LED data RAM2: 28×8×6 bits=1344 bits for FADE mode

• LED data RAM3: 28×8 bits=224 bits for Binary mode or Matrix masking

• LED data RAM4: 28×8 bits=224 bits for Universal Segment function

 LED data RAM5: 8×8 bits=64 bits for Universal COM function

• Integrated 4.92MHz RC oscillator

• 64-level global brightness scale

· Binary scale mode or Gray scale mode

· Global blinking or fade function

• Universal COM and Universal Segment function

• Automatic scroll function: up/down/left/right

• Continuous lighting function for ROW24~ROW27

External current reference control using external resistor

• Supports row port max. 45mA sink constant current

• 8-level current reference adjustment

• Over temperature protection circuit

• I<sup>2</sup>C-bus or SPI 3-wire interface

· Cascade function for extend applications

· Package Type: 48-pin LQFP-EP

## **Applications**

· Industrial control displays

· Mobile phones

· Traffic signboards and information displays

Digital clocks, thermometers, counters, electronic meters

· Instrumentation readouts

• Other consumer applications

· LED displays

## **Development Tools**

For rapid product development and to simplify device parameter setting, Holtek has provided relevant development tools which users can download from the following link:

https://www.holtek.com/development-platform https://www.holtek.com/esk-led-100

# **General Description**

The HT16D35A/HT16D35B are high accuracy constant current and memory mapping LED display controller/drivers. The maximum display capacity of the devices is 224 patterns composed of 28 rows and 8 commons. The devices can generate a 64 step Gray Scale (PWM data) using software controlled PWM circuitry and 64 LED illumination levels using software controlled PWM circuitry. The devices provide constant current outputs control using external resistors for each row output terminal. A serial interface is provided to allow the devices to receive instructions for its command mode and data mode. Only three lines are required for device interfacing to a host controller. The display capacity can be easily extended by cascading the devices thus expanding its application possibilities. The devices are compatible with most microcontrollers offering easy interfacing via their two serial interfaces, an I2C interface or a SPI 3-wire serial interface.

#### Selection Table

| Part Number | Interface        |
|-------------|------------------|
| HT16D35A    | 3-wire SPI       |
| HT16D35B    | I <sup>2</sup> C |

Rev. 1.22 1 November 15, 2021



## **Block Diagram**



# **Pin Assignment**



Rev. 1.22 2 November 15, 2021



# **Pin Description**

| Pin Name   | Type | Function                                                                                                                                                                                                                                                                                                   |
|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD        | _    | Positive power supply for logic circuits                                                                                                                                                                                                                                                                   |
| VSS        | _    | Negative power supply for logic circuits – ground                                                                                                                                                                                                                                                          |
| LED_VDD    | _    | Positive power supply for driver circuits                                                                                                                                                                                                                                                                  |
| LED_VSS    | _    | Negative power supply for driver circuits – ground                                                                                                                                                                                                                                                         |
| A0/CSB     | I    | I <sup>2</sup> C interface device address data input pin for I <sup>2</sup> C interface Chip Select pin for SPI 3-wire Interface                                                                                                                                                                           |
| SCL/CLK    | I    | Serial clock input pin Serial Clock (SCL) Input for I <sup>2</sup> C interface Serial Clock (CLK) Input for SPI 3-wire Interface                                                                                                                                                                           |
| SDA/DIO    | I/O  | Serial data input/output pin. Data is input to or comes out from the shift register at the clock rising edge.  I²C interface serial data (SDA) Input/Output – NMOS open-drain output.  SPI 3-wire serial interface serial data input/output – CMOS output.                                                 |
| osc        | I/O  | System OSC Input / output pin.  If the IRC Mode command is programmed, the system clock is sourced from the internal RC oscillator and the system clock is output on the OSC pin.  If the Slave Mode or ERC Mode command is programmed, the system clock is sourced from an external clock on the OSC pin. |
| SYNC       | I/O  | If the MASTER MODE command is programmed, the synchronous signal is output on the SYNC pin.  If the SLAVE MODE command is programmed, the synchronous signal is input on the SYNC pin.                                                                                                                     |
| R_EXT      | I    | External resistor connection input. Connected to an external resistor to setup the output port current level.                                                                                                                                                                                              |
| COM0~COM7  | 0    | LED common output pins.                                                                                                                                                                                                                                                                                    |
| ROW0~ROW27 | 0    | LED row output pins.                                                                                                                                                                                                                                                                                       |

# **Absolute Maximum Ratings**

| Supply Voltage $V_{SS}$ -0.3V to $V_{SS}$ +6.0V | Power Dissipation (PD):                  |
|-------------------------------------------------|------------------------------------------|
| Input Voltage $V_{SS}$ -0.3V to $V_{DD}$ +0.3V  | (@Ta=25°C)                               |
| Operating Temperature40°C to 85°C               | (@Ta=85°C)1.0W                           |
| Storage Temperature50°C to 125°C                | ROW Output Current (Single pin)100mA     |
| Thermal Resistance (Rth)40°C/W                  | Total Power Line Current (Ta=25°C)1000mA |
| Max junction Temperature (Tj)125°C              |                                          |

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

Rev. 1.22 3 November 15, 2021



# D.C. Characteristics

V<sub>DD</sub>=5V, LED V<sub>DD</sub>=5V; Ta=25°C

| 0                    | D                                               |                                               | Test Conditions                                                   | B.41        | <b>T</b> | N                  | 1114 |
|----------------------|-------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------|-------------|----------|--------------------|------|
| Symbol               | Parameter                                       | V <sub>DD</sub>                               | Conditions                                                        | Min.        | Тур.     | Max.               | Unit |
| $V_{DD}$             | Logic Supply Voltage                            | _                                             | _                                                                 | 2.7         | _        | 5.5                | V    |
| LED_V <sub>DD</sub>  | LED Supply Voltage                              | _                                             | _                                                                 | 4.5         | _        | 5.5                | V    |
| I <sub>STB</sub>     | Standby Current                                 | 5V                                            | No load, Power down mode<br>(System OSC off, LED display off)     | _           | 1        | 2                  | μA   |
| I <sub>DD</sub>      | Operating Current                               | 5V                                            | No load, LED ON, R_EXT=500Ω<br>Internal RC OSC, ROW output all on | _           | 4.5      | 7.0                | mA   |
| I <sub>LED_VDD</sub> | Operating Current                               | 5V                                            | No load, LED ON, R_EXT=500Ω<br>Internal RC OSC, ROW output all on | _           | 2.1      | 3.5                | mA   |
| V <sub>IH</sub>      | Input High Voltage                              | 5V                                            | DIO, CLK, SDA, SCL, CSB, OSC, SYNC                                | $0.7V_{DD}$ | _        | 5                  | V    |
| V <sub>IL</sub>      | Input Low Voltage                               | 5V                                            | DIO, CLK, SDA, SCL, CSB, OSC, SYNC                                | 0           | _        | 0.3V <sub>DD</sub> | V    |
| Іон1                 | High level output current                       | 5V                                            | V V <sub>OH</sub> =4.5V, OSC, SYNC, DIO                           |             | -13      | _                  | mA   |
| I <sub>OL1</sub>     | Low level output current                        | 5V V <sub>OL</sub> =0.5V, OSC, SYNC, DIO, SDA |                                                                   | 18          | 25       | _                  | mA   |
| I <sub>OH2</sub>     | COM Source Current                              | 5V                                            | V <sub>OH</sub> =4.5V                                             |             | 400      | _                  | mA   |
| I <sub>OL2</sub>     | COM Sink Current                                | 5V                                            | V <sub>OL</sub> =0.5V                                             | -45         | -60      | _                  | mA   |
|                      | ROW Sink current                                | 5V                                            | R_EXT=500Ω, V <sub>DS</sub> =1V                                   | _           | 30       | _                  | mA   |
| I <sub>ROW</sub>     | ROW SIIIK CUITEIIL                              | 5V                                            | R_EXT=1500Ω, V <sub>DS</sub> =1V                                  |             | 10       | _                  | mA   |
| dl <sub>ROW1</sub>   | Bit Current Skew                                | 5V                                            | R_EXT=500Ω, V <sub>DS</sub> =1V <sup>(1)</sup>                    | _           | ±3.0     | _                  | %    |
| UIROW1               | Bit Current Skew                                | 5V                                            | R_EXT=1500Ω, V <sub>DS</sub> =1V (1)                              |             | ±3.0     | _                  | %    |
| dl <sub>ROW2</sub>   | Channel Current Skew                            | 5V                                            | R_EXT=500Ω, V <sub>DS</sub> =1V (2)                               | _           | ±3.0     | _                  | %    |
| UI <sub>ROW2</sub>   | Channel Current Skew                            | 5V                                            | R_EXT=1500Ω, V <sub>DS</sub> =1V (2)                              | _           | ±3.0     | _                  | %    |
| %/dV <sub>DS</sub>   | Output Current vs. Output Voltage Regulation    | 5V                                            | V <sub>DS</sub> =0.7V~2.0V, V <sub>DD</sub> =5.0V <sup>(3)</sup>  | _           | ±0.3     | _                  | %/V  |
| %/dV <sub>DD</sub>   | Output Current vs.<br>Supply Voltage Regulation | _                                             | V <sub>DD</sub> =4.5V~5.5V, V <sub>DS</sub> =1.0V <sup>(4)</sup>  | _           | ±0.3     | _                  | %/V  |

#### Note: 1. Bit Skew

$$PIN \; dI_{ROW} \, (\%) = \frac{I_{ROW} (n+1) \; (V_{DS} = 1V) - I_{ROW} n \; (V_{DS} = 1V)}{(I_{ROW} (n+1) \; (V_{DS} = 1V) + I_{ROW} n \; (V_{DS} = 1V))/2} \times 100\%, \, (n: \; ROW \; number)$$

2. Channel Skew

+ 
$$dI_{ROW}$$
 (%) = 
$$\frac{I_{ROW\_MAX} - I_{ROW\_AVG}}{I_{ROW\_AVG}} \times 100\%$$
, (n: ROW number)

- 
$$dI_{ROW}$$
 (%) =  $\frac{I_{ROW\_MIN} - I_{ROW\_AVG}}{I_{ROW\_AVG}} \times 100\%$ , (n: ROW number)

 $I_{ROW-AVG}$ : the average current for  $(I_{ROW\_MAX} + I_{ROW\_MIN})/2$  of all test ROW pins on  $V_{DS} = 1V$ 

 $I_{ROW\_MAX}$ : the max current of all test ROW pins on  $V_{DS}$  = 1.0V

 $I_{ROW\_MIN}$ : the min current of all test ROW pins on  $V_{DS} = 1.0 V$ 

$$3. \ \%/dV_{DS} \left(\%/V\right) = \frac{I_{ROW\_MAX} - I_{ROW\_MIN}}{(2.0V - 0.7V) \times I_{ROW\_AVG}} \times 100\%$$

 $I_{ROW\_AVG}$ : the average current for  $(I_{ROW\_MAX} + I_{ROW\_MIN})/2$  of all test ROW pins between  $V_{DS} = 0.7V$  and 2.0V

 $I_{ROW\_MAX}\!:$  the max current of all test ROW pins between  $V_{DS}\!=\!0.7V$  and 2.0V

 $I_{ROW\_MIN}\!\!:$  the min current of all test ROW pins between  $V_{DS}\!=\!0.7V$  and 2.0V



$$4.~\%/dV_{DD}~(\%/V) = \frac{I_{ROW\_MAX} - I_{ROW\_MIN}}{(5.5V - 4.5V) \times I_{ROW\_AVG}} \label{eq:definition}$$

 $I_{ROW\_AVG}\text{: the average current for } (I_{ROW\_MAX} + I_{ROW\_MIN}) / 2 \text{ of all test ROW pins between } V_{DD} = 4.5 V \\ \text{and } 5.5 V$ 

 $I_{ROW\_MAX}$ : the max current of all test ROW pins between  $V_{DD} = 4.5 V$  and 5.5 V

 $I_{ROW\_MIN}$ : the min current of all test ROW pins between  $V_{DD}$  = 4.5V and 5.5V

 $V_{DS} = 1V$ 

# A.C. Characteristics

V<sub>DD</sub>=2.7~5.5V; Ta=25°C

| Symbol            | Parameter                                                                               |                 | Test Conditions        | Min.   | Tim                        | Max. | Unit |
|-------------------|-----------------------------------------------------------------------------------------|-----------------|------------------------|--------|----------------------------|------|------|
| Symbol            | Parameter                                                                               | V <sub>DD</sub> | Conditions             | iviin. | Тур.                       | wax. | Unit |
| f <sub>SYS</sub>  | System Clock                                                                            | _               | On-chip RC oscillator  | 4.33   | 4.92                       | 5.51 | MHz  |
| f <sub>LED</sub>  | LED frame rate                                                                          | _               | COM Duty Select, n=1~8 | _      | f <sub>SYS</sub> /(4160×n) | _    | Hz   |
| V <sub>POR</sub>  | V <sub>DD</sub> Start voltage to ensure Power on reset                                  | _               | _                      | _      | _                          | 100  | mV   |
| RR <sub>VDD</sub> | V <sub>DD</sub> Rise Rate to ensure Power on reset                                      | _               | _                      | 0.05   | _                          | _    | V/ms |
| t <sub>POR</sub>  | Minimum Time for $V_{\text{DD}}$ to remain at $V_{\text{POR}}$ to ensure Power on reset | _               | _                      | 10     | _                          | _    | ms   |

### SPI 3-wire Serial Bus A.C. Characteristics

V<sub>DD</sub>=2.7~5.5V; Ta=25°C

| Coursels al      | Parameter                          |   | Test Condition                                  | Min  | T    | Marr | Unit  |
|------------------|------------------------------------|---|-------------------------------------------------|------|------|------|-------|
| Symbol           |                                    |   | Condition                                       | Min. | Тур. | Max. | Ullit |
| t <sub>CLK</sub> | Clock cycle time                   | _ | _                                               | 250  | _    | _    | ns    |
| t <sub>CW</sub>  | Clock Pulse Width                  | _ | _                                               | 100  | _    | _    | ns    |
| t <sub>DS</sub>  | Data Setup Time                    | _ | _                                               | 50   | _    | _    | ns    |
| t <sub>DH</sub>  | Data Hold Time                     | _ | _                                               | 50   | _    | _    | ns    |
| tcsw             | "H" CSB Pulse Width                | _ | _                                               | 100  | _    | _    | ns    |
| t <sub>CSL</sub> | CSB Setup Time (CSB↓ – CLK↑)       | _ | _                                               | 50   | _    | _    | ns    |
| t <sub>CSH</sub> | CSB Hold Time (CLK↑ – CSB↑)        | _ | _                                               | 2    | _    | _    | μs    |
| 4                | DATA Output Delay Time (CLK – DIO) |   | t <sub>PD</sub> =10 to 90%                      |      |      | 250  | ns    |
| t <sub>PD</sub>  |                                    |   | C <sub>O</sub> =15pF t <sub>PD</sub> =10 to 10% |      | _    | 350  |       |

Rev. 1.22 5 November 15, 2021



### I<sup>2</sup>C Serial Bus A.C. Characteristics

Ta=25°C

| Cuma had             | Donomoton                                     | Condition                                                              | V <sub>DD</sub> =2.4\ | / to 5.5V | V <sub>DD</sub> =3.0\ | / to 5.5V | I I m i 4 |
|----------------------|-----------------------------------------------|------------------------------------------------------------------------|-----------------------|-----------|-----------------------|-----------|-----------|
| Symbol               | Parameter                                     | Condition                                                              | Min.                  | Max.      | Min.                  | Max.      | Unit      |
| f <sub>SCL</sub>     | Clock frequency                               | _                                                                      | _                     | 100       | _                     | 400       | kHz       |
| t <sub>BUF</sub>     | Bus free time                                 | Time in which the bus must be free before a new transmission can start | 4.7                   | _         | 1.3                   | _         | μs        |
| t <sub>HD: STA</sub> | Start condition hold time                     | After this period, the first clock pulse is generated                  | 4                     | _         | 0.6                   | _         | μs        |
| t <sub>LOW</sub>     | SCL Low time                                  | _                                                                      | 4.7                   | _         | 1.3                   | _         | μs        |
| t <sub>HIGH</sub>    | SCL High time                                 | _                                                                      | 4                     | _         | 0.6                   | _         | μs        |
| t <sub>SU: STA</sub> | Start condition setup time                    | Only relevant for repeated START condition                             | 4.7                   | _         | 0.6                   | _         | μs        |
| t <sub>HD: DAT</sub> | Data hold time                                | _                                                                      | 0                     | _         | 0                     | _         | ns        |
| t <sub>SU: DAT</sub> | Data setup time                               | _                                                                      | 250                   | _         | 100                   | _         | ns        |
| t <sub>R</sub>       | SDA and SCL rise time                         | Note                                                                   | _                     | 1         | _                     | 0.3       | μs        |
| t <sub>F</sub>       | SDA and SCL fall time                         | Note                                                                   | _                     | 0.3       | _                     | 0.3       | μs        |
| t <sub>SU: STO</sub> | Stop condition set-up time                    | _                                                                      | 4                     | _         | 0.6                   | _         | μs        |
| t <sub>AA</sub>      | Output Valid from Clock                       | _                                                                      | _                     | 3.5       | _                     | 0.9       | μs        |
| t <sub>SP</sub>      | Input Filter Time Constant (SDA and SCL Pins) | Noise suppression time                                                 | _                     | 20        | _                     | 20        | ns        |

Note: These parameters are periodically sampled but not 100% tested.

# **Timing Diagrams**

# **SPI 3-Wire Serial Bus Timing**



Rev. 1.22 6 November 15, 2021



# I<sup>2</sup>C Bus Timing



# **Power on Reset Timing**



Note: 1. If the reset timing conditions are not satisfied during the power ON/OFF sequence, the internal Power on Reset (POR) circuit will not operate normally.

2. If it is difficult to meet power on reset timing conditions, execute software reset command after Power on.

Rev. 1.22 7 November 15, 2021



# **Functional Description**

#### **Power-on Reset**

After power is applied the device will be initialised by an internal power-on reset circuit. The internal circuit status after initialisation is as follows:

- All registers are set to their default value but the contents of the DDRAM are not affected
- · System Oscillator will be off
- · All COM outputs will be high impedance
- · All ROW outputs will be high impedance
- The LED display will be in an off state

Data transfers on the I<sup>2</sup>C-bus or SPI 3-wire serial bus should be avoided for 1ms following a power-on to allow the reset initialisation operation to complete.

#### **LED Driver**

The HT16D35A/HT16D35B is a 224 (28×8) pattern LED driver which can be configured to have 1 or 8 commons using the Number of COM output Command configuration. This feature makes the HT16D35A/HT16D35B suitable for multiple LED applications.

#### **System Oscillator**

The internal logic and the LED drive signals of the HT16D35A/HT16D35B are timed by the integrated RC oscillator.

The System Clock frequency determines the LED frame frequency. A clock signal must always be supplied to the device; removing the clock may freeze the device if the standby mode command is executed. At initial system power on, the System Oscillator is in the stop state.

#### **ROW Driver Outputs**

The LED drive section includes 28 ROW outputs. ROW0 to ROW27 which should be connected directly to the LED panel. The ROW output signals are generated in accordance with the multiplexed column signals and with the data resident in the display latch. When less than 28 ROW outputs are required the unused ROW outputs should be left open-circuit.

### **Column Driver Outputs**

The LED drive section includes eight column outputs, COM0 to COM7, which should be connected directly to the LED panel. The column output signals are generated in accordance with the selected LED drive mode. When less than 8 column outputs are required the unused column outputs should be left open-circuit

#### **Address Pointer**

The addressing mechanism for the display RAM is implemented using the address pointer. This allows the loading of an individual display data byte, or a series of display data bytes, into any location of the display RAM. The sequence commences with the initialisation of the address pointer using the Address pointer command.

### **Over Temperature Protection**

The devices include thermal protection circuitry. When the junction temperatures exceed a certain temperature the temperature protection circuit is activated. The TSD flag bit will be set to "1", the display will be off and the direct pins will be turned off.

When the chip junction temperature exceeds 150°C, the entire IC display is turned off and the direct pins will be turned off along with the TSD flag bit being set to "1". The device will resume operation and turn on the direct pins and the TSD flag bit will be cleared to "0" when the chip junction temperatures falls below 125°C.

The temperature protection function detect temperature has a value of about 150°C but as the detect temperature function includes hysteresis, its release temperature is about 125°C.

#### **Constant Current Output**

The constant current output of each row output channel is setup using an external resistor connected between the R\_EXT pin and GND. The current scale range can be adjusted by changing the resistor value. The maximum current variation between channels is less than  $\pm 3\%$ . The characteristic curve of the output stage in the saturation region is flat for which users can refer to the charts below. The output current remains constant regardless of the LED forward voltage ( $V_F$ ) variations. The constant current can be calculated using the following formula:

 $V_{R\_EXT}$ =1.25V,  $I_{ROW}$ =( $V_{R\_EXT}$ / $R\_EXT$ )×12=15/ $R\_EXT$  for current range

Rev. 1.22 8 November 15, 2021



The following IV curve is supplied for reference.



# **Setting the Output Current**

The output current ( $I_{ROW}$ ) is setup using an external resistor, R\_EXT. The maximum LED current can be calculated using the following formula:

$$I_{ROW\_MAX}$$
 [A] = 15 / R\_EXT ( $\Omega$ ) (Typ.)

As a warning it should be noted that the maximum LED current value is 45mA.

The default relationship between I<sub>ROW</sub> and R EXT is shown in the following figure.



The Maximum ROW current and Delta ROW current values are shown in the next table. If the R\_EXT value is changed, the new LED current step can be seen from the table. The recommended value for R\_EXT is  $500\Omega$ .

| R_EXT (Ω)                 | 5K | 3K | 2.5K | 1.5K | 1K | 750 | 600 | 500 | 375 | 300 |
|---------------------------|----|----|------|------|----|-----|-----|-----|-----|-----|
| I <sub>ROW_MAX</sub> (mA) | 3  | 5  | 6    | 10   | 15 | 20  | 25  | 30  | 40  | 50  |

Rev. 1.22 9 November 15, 2021



### Load Supply Voltage – LED\_VDD

The devices can be operated satisfactorily when  $V_{DS}$  lies between a value of 0.7V to 2.0V. It is recommended to use a low supply voltage for LED\_V<sub>DD</sub> to reduce the V<sub>DS</sub> value which will reduce the device power consumption and subsequent device temperature.



### Display Data RAM - DDRAM

In the Binary Mode, the display RAM is a static 28×8-bit capacity RAM in which is stored the LED data. A logic "1" in the RAM bit-map indicates an "on" state of the corresponding LED ROW. Similarly a logic 0 indicates an "off" state. There is a one-to-one correspondence between the display memory addresses and the ROW outputs and between the individual bits of a RAM word and the column outputs. The following shows the mapping from the RAM to the LED pattern.

| Output | СОМО | COM1 | COM2 | сомз | COM4 | COM5 | СОМ6 | СОМ7 | Address A[7:0] |
|--------|------|------|------|------|------|------|------|------|----------------|
| ROW0   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 00h            |
| ROW1   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 01h            |
| ROW2   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 02h            |
| ROW3   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 03h            |
| ROW4   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 04h            |
| ROW5   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 05h            |
| ROW6   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 06h            |
| ROW7   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 07h            |
| ROW8   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 08h            |
| ROW9   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 09h            |
| ROW10  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 0Ah            |
| ROW11  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 0Bh            |
| ROW12  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 0Ch            |
| ROW13  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 0Dh            |
| ROW14  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 0Eh            |
| ROW15  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 0Fh            |
| ROW16  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 10h            |
| ROW17  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 11h            |
| ROW18  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 12h            |
| ROW19  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 13h            |
| ROW20  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 14h            |

Rev. 1.22 10 November 15, 2021



| Output | СОМО | COM1 | COM2 | сомз | COM4 | СОМ5 | СОМ6 | СОМ7 | Address A[7:0] |
|--------|------|------|------|------|------|------|------|------|----------------|
| ROW21  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 15h            |
| ROW22  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 16h            |
| ROW23  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 17h            |
| ROW24  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 18h            |
| ROW25  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 19h            |
| ROW26  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 1Ah            |
| ROW27  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 1Bh            |
| Bits   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | Data           |

Note: 1. It is recommended to initialize the display RAM data by clearing all RAM data before the LED display function is activated. If the RAM data is not initialized before enabling the LED display function, it may result in abnormal LED display effect after executing the LED ON command.

2. This recommendation also applies to FADE data RAM, Universal COM data RAM, Universal SEG data RAM, matrix masking data RAM.

In the Gray Mode, the display RAM is a static  $28 \times 8 \times 6$ -bit RAM in which is stored the LED data. A logic "1" in the RAM bit-map indicates an "on" state of the corresponding LED ROW. Similarly a logic 0 indicates an "off" state. There is a one-to-one correspondence between the display memory addresses and the ROW outputs and between the individual bits of a RAM word and the column outputs. The following shows the mapping from the RAM to the LED pattern.

| Output | ROW0  | ROW1  | ROW2  | <br>ROW25 | ROW26 | ROW27 | Address A[7:0] |
|--------|-------|-------|-------|-----------|-------|-------|----------------|
| COM0   | 00h   | 01h   | 02h   | <br>19h   | 1Ah   | 1Bh   | 00h~1Bh        |
| COM1   | 20h   | 21h   | 22h   | <br>39h   | 3Ah   | 3Bh   | 20h~3Bh        |
| COM2   | 40h   | 41h   | 42h   | <br>59h   | 5Ah   | 5Bh   | 40h~5Bh        |
| COM3   | 60h   | 61h   | 62h   | <br>79h   | 7Ah   | 7Bh   | 60h~7Bh        |
| COM4   | 80h   | 81h   | 82h   | <br>99h   | 9Ah   | 9Bh   | 80h~9Bh        |
| COM5   | A0h   | A1h   | A2h   | <br>B9h   | BAh   | BBh   | A0h~BBh        |
| COM6   | C0h   | C1h   | C2h   | <br>D9h   | DAh   | DBh   | C0h~DBh        |
| COM7   | E0h   | E1h   | E2h   | <br>F9h   | FAh   | FBh   | E0h~FBh        |
| Byte   | D7~D0 | D7~D0 | D7~D0 | <br>D7~D0 | D7~D0 | D7~D0 | Data           |

Rev. 1.22 11 November 15, 2021



#### **LED Driver Output Waveform**

The device includes a 224 (28×8) pattern LED driver. This can be setup in a 224×8 format for the COM outputs. This feature allows the device to be used in multiple LED applications. The LED drive mode waveforms and scanning format is as follows:

1. P-MOS Open Drain for 28×8 Driver Mode and Disable Discharge Function



Note:  $t_{SYS}=1/f_{SYS}$  (1/4.92MHz).

Rev. 1.22 November 15, 2021



## 2. N-MOS Open Drain for 28 ×8 Driver Mode and Disable Discharge Function



Note:  $t_{SYS}=1/f_{SYS}$  (1/4.92MHz).

Rev. 1.22 13 November 15, 2021



# **Output Signal Timing**

The relationship between the ROW and COM digital dimming duty times are shown in the accompanying diagram.

- 1. The setup condition is shown as follows:
- Gray mode
- COM0~COM7, Scan High type
- Brightness PWM duty=17/64



Rev. 1.22 14 November 15, 2021



- 2. The setup condition is shown as follows:
- Binary mode
- COM0~COM7, Scan High type
- Brightness PWM duty=64/64



Rev. 1.22 15 November 15, 2021



#### **Fade Data RAM**

The fade RAM is a static 28×8×6-bit RAM which stores the mode function, delay time function and slope cycle time function for each dot. There is a one-to-one correspondence between the fade function memory addresses and the ROW outputs and between the individual bits of a RAM word and the column outputs.

The following shows a mapping from the fade RAM to the LED pattern:

| Output | ROW0  | ROW1  | ROW2  | <br>ROW25 | ROW26 | ROW27 | Address A[7:0] |
|--------|-------|-------|-------|-----------|-------|-------|----------------|
| COM0   | 00h   | 01h   | 02h   | <br>19h   | 1Ah   | 1Bh   | 00h~1Bh        |
| COM1   | 20h   | 21h   | 22h   | <br>39h   | 3Ah   | 3Bh   | 20h~3Bh        |
| COM2   | 40h   | 41h   | 42h   | <br>59h   | 5Ah   | 5Bh   | 40h~5Bh        |
| COM3   | 60h   | 61h   | 62h   | <br>79h   | 7Ah   | 7Bh   | 60h~7Bh        |
| COM4   | 80h   | 81h   | 82h   | <br>99h   | 9Ah   | 9Bh   | 80h~9Bh        |
| COM5   | A0h   | A1h   | A2h   | <br>B9h   | BAh   | BBh   | A0h~BBh        |
| COM6   | C0h   | C1h   | C2h   | <br>D9h   | DAh   | DBh   | C0h~DBh        |
| COM7   | E0h   | E1h   | E2h   | <br>F9h   | FAh   | FBh   | E0h~FBh        |
| Byte   | D7~D0 | D7~D0 | D7~D0 | <br>D7~D0 | D7~D0 | D7~D0 | Data           |

Note: The addresses will continuously increment automatically. The address will be wrapped around to address 0x00H when it exceeds the maximum address value of 0xFBH.

## Universal COM (UCOM) RAM Data

The Universal COM (UCOM) RAM is a static 8×8-bit RAM which stores 8 types of symbol patterns per timing (T0~T7). The symbol data specified by the UCOM is directly driven onto the COM outputs. There is a one-to-one correspondence between the duty time (T0~T7) addresses and the COM outputs and also between the individual bits of a RAM word and the symbol patterns per timing (T0~T7).

The following shows the mapping from the patterns per timing (T0~T7) to the COM output:

| Timing | СОМ0 | COM1 | COM2 | сомз | COM4 | COM5 | СОМ6 | СОМ7 | Address |
|--------|------|------|------|------|------|------|------|------|---------|
| T0     | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 00h     |
| T1     | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 01h     |
| T2     | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 02h     |
| Т3     | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 03h     |
| T4     | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 04h     |
| T5     | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 05h     |
| T6     | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 06h     |
| T7     | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 07h     |
| Bits   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | Data    |

Note: 1. The Universal COM RAM is a static 8×8-bit RAM in which is stored the COM pin on/off data. A logic "1" in the RAM bit-map indicates an "on" state of the corresponding COM pin. Similarly a logic 0 indicates an "off" state.

2. The addresses will continuously increment automatically. The address will be wrapped around to address 0x00H when it exceeds the maximum address value of 0x07H.

Rev. 1.22 16 November 15, 2021



### Universal SEG (USEG) RAM Data

The display contents of every ROW may be setup according to the USEG to redirect the display ROW address. This command parameter is validated during the Timing 1 period of each frame when the command is set.

The Universal SEG (USEG) RAM is a static  $28 \times 8$ -bit RAM which stores 28 symbol pattern Universal ROW addresses. The symbol data specified by the USEG is directly output to the ROW. There is a one-to-one correspondence between the Universal ROW address and the ROW outputs and between the individual bits of a RAM word and the symbol pattern Universal ROW address.

The following shows the mapping for the Universal ROW address to the ROW output.

| USEG RAM |    |    | Unive | rsal ROW | address da | ta set |     |     | ROW    |
|----------|----|----|-------|----------|------------|--------|-----|-----|--------|
| Address  | Х  | Х  | Х     | US4      | US3        | US2    | US1 | US0 | Output |
| 00h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW0   |
| 01h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW1   |
| 02h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW2   |
| 03h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW3   |
| 04h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW4   |
| 05h      | Χ  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW5   |
| 06h      | Χ  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW6   |
| 07h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW7   |
| 08h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW8   |
| 09h      | X  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW9   |
| 0Ah      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW10  |
| 0Bh      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW11  |
| 0Ch      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW12  |
| 0Dh      | Χ  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW13  |
| 0Eh      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW14  |
| 0Fh      | Χ  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW15  |
| 10h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW16  |
| 11h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW17  |
| 12h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW18  |
| 13h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW19  |
| 14h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW20  |
| 15h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW21  |
| 16h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW22  |
| 17h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW23  |
| 18h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW24  |
| 19h      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW25  |
| 1Ah      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW26  |
| 1Bh      | Х  | Х  | Х     | D4       | D3         | D2     | D1  | D0  | ROW27  |
| Bits     | D7 | D6 | D5    | D4       | D3         | D2     | D1  | D0  | Data   |

Note: 1. The Universal SEG RAM is a static 28×8-bit RAM which stores the mapping data of the universal row address.

2.The USEG RAM addresses will continuously increment automatically. The address will be wrapped around to address 0x00h when it exceeds the maximum address value of 0x1Bh.

Rev. 1.22 17 November 15, 2021



### **Matrix Masking RAM Data**

The Matrix masking RAM is a static 28×8-bits RAM which stores the mask data. A logic "1" in the RAM bit-map indicates a "mask on" state of the corresponding LED ROW. Similarly a logic 0 indicates a "mask off" state.

There is a one-to-one correspondence between the Matrix display masking memory addresses and the ROW outputs and between the individual bits of a RAM word and the column outputs.

The following shows the mapping from the Matrix display masking RAM to the LED pattern.

| Output | СОМО | COM1 | COM2 | сомз | COM4 | COM5 | СОМ6 | СОМ7 | Address A[4:0] |
|--------|------|------|------|------|------|------|------|------|----------------|
| ROW0   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 00h            |
| ROW1   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 01h            |
| ROW2   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 02h            |
| ROW3   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 03h            |
| ROW4   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 04h            |
| ROW5   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 05h            |
| ROW6   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 06h            |
| ROW7   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 07h            |
| ROW8   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 08h            |
| ROW9   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 09h            |
| ROW10  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 0Ah            |
| ROW11  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 0Bh            |
| ROW12  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 0Ch            |
| ROW13  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 0Dh            |
| ROW14  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 0Eh            |
| ROW15  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 0Fh            |
| ROW16  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 10h            |
| ROW17  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 11h            |
| ROW18  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 12h            |
| ROW19  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 13h            |
| ROW20  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 14h            |
| ROW21  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 15h            |
| ROW22  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 16h            |
| ROW23  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 17h            |
| ROW24  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 18h            |
| ROW25  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 19h            |
| ROW26  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 1Ah            |
| ROW27  | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | 1Bh            |
| Bits   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | Data           |

Note: 1. The Matrix display masking RAM is a static 28×8-bit RAM which stores the row output masking state.

- 2. The USEG RAM addresses will continuously increment automatically. The address will be wrapped around to address 0x00h when it exceeds the maximum address value of 0x1Bh.
- 3. In the Binary Mode the Matrix display masking function is invalid.

Rev. 1.22 18 November 15, 2021



# **Command Description – Command Table**

| Command                      | R/W   | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1         | Bit0        | Def. | Description                                                                                                                                         |
|------------------------------|-------|------|------|------|------|------|------|--------------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| RAM R/W Con                  | nmand | 1    |      |      |      |      |      |              |             |      | •                                                                                                                                                   |
|                              | W     | 1    | 0    | 0    | 0    | 0    | 0    | 0            | 0           | 80h  | Write Display RAM Data                                                                                                                              |
| Write Diepley                | W     | A7   | A6   | A5   | A4   | A3   | A2   | A1           | A0          | 00h  | RAM Address                                                                                                                                         |
| Write Display<br>Data        | W     | D7   | D6   | D5   | D4   | D3   | D2   | D1           | D0          | _    | Display Data<br>Range: 00h~1bh for Binary Mode<br>Range: 00h~fbh for Gray Mode                                                                      |
|                              | W     | 1    | 0    | 0    | 0    | 0    | 0    | 0            | 1           | 81h  | Read Display RAM                                                                                                                                    |
|                              | W     | A7   | A6   | A5   | A4   | A3   | A2   | A1           | A0          | 00h  | RAM Address                                                                                                                                         |
| Read Display<br>Data         | R     | 0    | 0    | 0    | 0    | 0    | 0    | 0            | 0           | _    | Dummy Byte                                                                                                                                          |
| Data                         | R     | D7   | D6   | D5   | D4   | D3   | D2   | D1           | D0          | _    | Display data Range: 00h~1bh for Binary Mode Range: 00h~fbh for Gray Mode                                                                            |
|                              | W     | 1    | 0    | 0    | 0    | 0    | 0    | 1            | 0           | 82h  | Write fade RAM Data                                                                                                                                 |
|                              | W     | A7   | A6   | A5   | A4   | A3   | A2   | A1           | A0          | 00h  | RAM Address                                                                                                                                         |
| Write Fade<br>Data           | W     | Х    | Х    | FSS  | Х    | SD1  | SD0  | SC1          | SC0         | _    | Set Parameters for Fade Mode<br>FSS: Flash or Fade Mode select<br>SD [3:2]: Delay Time Set<br>SC [1:0]: Flash cycle time or Slope<br>cycle time set |
|                              | W     | 1    | 0    | 0    | 0    | 0    | 0    | 1            | 1           | 83h  | Read Parameters of Fade RAM Data                                                                                                                    |
| Read Fade                    | W     | A7   | A6   | A5   | A4   | A3   | A2   | A1           | A0          | 00h  | RAM Address                                                                                                                                         |
| Data                         | R     | 0    | 0    | 0    | 0    | 0    | 0    | 0            | 0           | _    | Dummy Byte                                                                                                                                          |
|                              | R     | 0    | 0    | FSS  | 0    | SD1  | SD0  | SC1          | SC0         | _    | Parameters of Fade Data<br>Range: 00h~fbh                                                                                                           |
|                              | W     | 1    | 0    | 0    | 0    | 0    | 1    | 0            | 0           | 84h  | Write UCOM RAM Data                                                                                                                                 |
| Write UCOM                   | W     | Х    | Х    | Х    | Х    | Х    | A2   | A1           | A0          | 00h  | RAM Address                                                                                                                                         |
| Data                         | W     | D7   | D6   | D5   | D4   | D3   | D2   | D1           | D0          | _    | UCOM Data<br>Range: 00h~07h                                                                                                                         |
|                              | W     | 1    | 0    | 0    | 0    | 0    | 1    | 0            | 1           | 85h  | Read UCOM Data                                                                                                                                      |
| Read UCOM                    | W     | Х    | Х    | Х    | Х    | Х    | A2   | A1           | A0          | 00h  | RAM Address                                                                                                                                         |
| Data                         | R     | 0    | 0    | 0    | 0    | 0    | 0    | 0            | 0           | _    | Dummy Byte                                                                                                                                          |
|                              | R     | D7   | D6   | D5   | D4   | D3   | D2   | D1           | D0          | _    | UCOM Data<br>Range: 00h~07h                                                                                                                         |
|                              | W     | 1    | 0    | 0    | 0    | 0    | 1    | 1            | 0           | 86h  | Write USEG RAM Data                                                                                                                                 |
| Write USEG                   | W     | Х    | Х    | Х    | A4   | A3   | A2   | A1           | A0          | 00h  | RAM Address                                                                                                                                         |
| Data                         | W     | Х    | Х    | Х    | US4  | US3  | US2  | US1          | US1         | _    | USEG Data<br>Range: 00h~1bh                                                                                                                         |
|                              | W     | 1    | 0    | 0    | 0    | 0    | 1    | 1            | 1           | 87h  | Read USEG Control Data                                                                                                                              |
| Read USEG                    | W     | Х    | Х    | Х    | A4   | A3   | A2   | A1           | A0          | 00h  | RAM Address                                                                                                                                         |
| Data                         | R     | 0    | 0    | 0    | 0    | 0    | 0    | 0            | 0           | _    | Dummy Byte                                                                                                                                          |
|                              | R     | Χ    | Х    | Х    | US4  | US3  | US2  | US1          | US1         | _    | USEG Data<br>Range: 00h~1bh                                                                                                                         |
|                              | W     | 1    | 0    | 0    | 0    | 1    | 0    | 0            | 0           | 88h  | Write Matrix Masking Data                                                                                                                           |
| Write Matrix<br>Masking Data | W     | 0    | 0    | 0    | A4   | А3   | A2   | A1           | A0          | 00h  | RAM Address                                                                                                                                         |
|                              | W     | D7   | D6   | D5   | D4   | D3   | D2   | D1           | D0          | _    | Matrix Masking Data                                                                                                                                 |
|                              | W     | 1    | 0    | 0    | 0    | 1    | 0    | 0            | 1           | 89h  | Read Matrix Masking Data                                                                                                                            |
| Read Matrix                  | W     | 0    | 0    | 0    | A4   | A3   | A2   | A1           | A0          | 00h  | RAM Address                                                                                                                                         |
| Masking Data                 | R     | 0    | 0    | 0    | 0    | 0    | 0    | 0            | 0           | -    | Dummy Byte                                                                                                                                          |
|                              | R     | D7   | D6   | D5   | D4   | D3   | D2   | D1           | D0          | _    | Matrix Masking Data<br>Range: 00h~1bh                                                                                                               |
| Function Com                 | mand  |      |      |      |      |      |      |              |             |      |                                                                                                                                                     |
|                              | W     | 0    | 1    | 1    | 1    | 0    | 0    | 0            | 0           | 70h  | Read Flag                                                                                                                                           |
| Read Flag                    | R     | 0    | 0    | 0    | 0    | 0    | 0    | 0            | 0           | 00h  | Dummy Byte                                                                                                                                          |
|                              | R     | Х    | Х    | Х    | Х    | Х    | Х    | COM0<br>flag | TSD<br>flag | 00h  | Flag Data parameters                                                                                                                                |



| Command                | R/W | Bit7      | Bit6      | Bit5 | Bit4 | Bit3 | Bit2     | Bit1     | Bit0     | Def.       | Description                                                                                                                                                                                                                                                          |
|------------------------|-----|-----------|-----------|------|------|------|----------|----------|----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | W   | 0         | 1         | 1    | 1    | 0    | 0        | 0        | 1        | 71h        | Read internal command information                                                                                                                                                                                                                                    |
| Read Status            | R   | 0         | 0         | 0    | 0    | 0    | 0        | 0        | 0        | 00h        | Dummy Byte                                                                                                                                                                                                                                                           |
|                        | R   | D7        | D6        | D5   | D4   | D3   | D2       | D1       | D0       | _          | Internal command information                                                                                                                                                                                                                                         |
|                        | W   | 0         | 0         | 1    | 0    | 0    | 0        | 0        | 0        | 20h        | SCEN: Scrolling SW on/off                                                                                                                                                                                                                                            |
| Scrolling<br>Control   | W   | SCEN      | Х         | VEN  | HEN  | Х    | ×        | UD       | RL       | 00h        | RL/UD: Set scrolling direction HEN: Horizontal Scrolling on/off VEN: Vertical Scrolling on/off                                                                                                                                                                       |
| Scrolling              | W   | 0         | 0         | 1    | 0    | 0    | 0        | 0        | 1        | 21h        | Scrolling speed control                                                                                                                                                                                                                                              |
| Speed                  | W   | VSP3      | VSP2      | VSP1 | VSP0 | HSP3 | HSP2     | HSP1     | HSP0     | 00h        | HSP0~3: Horizontal Speed<br>VSP0~3: Vertical Speed                                                                                                                                                                                                                   |
| Binary/Gray            | W   | 0         | 0         | 1    | 1    | 0    | 0        | 0        | 1        | 31h        | Binary Mode or Gray Mode select                                                                                                                                                                                                                                      |
| Select                 | W   | Х         | Х         | Х    | Х    | Х    | Х        | X        | BGS      | 00h        | ,                                                                                                                                                                                                                                                                    |
| Number of              | W   | 0         | 0         | 1    | 1    | 0    | 0        | 1        | 0        | 32h        | Number of COM scan outputs and                                                                                                                                                                                                                                       |
| COM Outputs            | W   | CNS       | Х         | X    | Х    | Х    | CN2      | CN1      | CN0      | 07h        | COM output type                                                                                                                                                                                                                                                      |
| Global                 | W   | 0         | 0         | 1    | 1    | 0    | 0        | 1        | 1        | 33h        | Blinking Time or Fade Time select                                                                                                                                                                                                                                    |
| Blinking               | W   | BSS       | Х         | X    | X    | X    | X        | BS1      | BS0      | 80h        | _                                                                                                                                                                                                                                                                    |
| Cascade<br>Mode        | W   | 0         | 0         | 1    | 1    | 0    | 1        | 0        | 0        | 34h        | Master Mode or Slave Mode select                                                                                                                                                                                                                                     |
|                        | W   | X         | X         | X    | X    | X    | MS2      | MS1      | MS0      | 00h        |                                                                                                                                                                                                                                                                      |
| Set System<br>Control  | W   | 0         | 0         | 1    | 1    | 0    | 1        | 0        | 1        | 35h        | System oscillator on/off and display on/                                                                                                                                                                                                                             |
| Control                | W   | X         | X         | X    | X    | X    | X        | FON      | DON      | 00h        | on control                                                                                                                                                                                                                                                           |
| Constant current ratio | W   | 0         | 0         | 1    | 1    | 0    | 1        | 1        | 0        | 36h        | Constant current ratio select – 8 steps                                                                                                                                                                                                                              |
|                        | W   | X         | X         | X    | X    | 0    | CC2      | CC1      | CC0      | 00h        |                                                                                                                                                                                                                                                                      |
| Global<br>Brightness   | W   | 0         | 0         | 1    | 1    | 0    | 1        | 1        | 1        | 37h        | Luminance control PWM adjustment –                                                                                                                                                                                                                                   |
| Brightness             | W   | X<br>0    | BC6<br>0  | BC5  | BC4  | BC3  | BC2<br>0 | BC1<br>0 | BC0<br>0 | 40h<br>38h | 64 steps  FDEN: FADE function on/off                                                                                                                                                                                                                                 |
| Mode Control           | W   | TSD<br>EN | TSD<br>SL | Х    | USEN | MKEN | UCEN     | BKEN     | FDEN     | 00h        | BKEN: Blink function on/off UCEN: UCOM function on/off MKEN: Display mask on/off USEN: USEG function on/off TSDSL: Select auto control or user control display on/off function when the over temperature protection is enabled TSDEN: Thermal protect circuit on/off |
| COM Pin                | W   | 0         | 1         | 0    | 0    | 0    | 0        | 0        | 1        | 41h        | COM nin CIM on/off                                                                                                                                                                                                                                                   |
| Control                | W   | C7        | C6        | C5   | C4   | C3   | C2       | C1       | C0       | 00h        | COM pin SW on/off                                                                                                                                                                                                                                                    |
|                        | W   | 0         | 1         | 0    | 0    | 0    | 0        | 1        | 0        | 42h        | ROW pin SW on/off                                                                                                                                                                                                                                                    |
| D 0 14 D               | W   | R27       | R26       | R25  | R24  | R23  | R22      | R21      | R20      | 00h        | ROW27~ROW20 SW on/off                                                                                                                                                                                                                                                |
| ROW Pin<br>Control     | W   | R19       | R18       | R17  | R16  | R15  | R14      | R13      | R12      | 00h        | ROW12~ROW19 SW on/off                                                                                                                                                                                                                                                |
| 00                     | W   | R11       | R10       | R9   | R8   | R7   | R6       | R5       | R4       | 00h        | ROW4~ROW11 SW on/off                                                                                                                                                                                                                                                 |
|                        | W   | Х         | Х         | Х    | Χ    | R3   | R2       | R1       | R0       | 00h        | ROW3~ROW0 SW on/off                                                                                                                                                                                                                                                  |
|                        | W   | 0         | 1         | 0    | 0    | 0    | 0        | 1        | 1        | 43h        | Set Direct Output Mode                                                                                                                                                                                                                                               |
| Direct Pin<br>Control  | W   | PW24      | PW25      | PW26 | PW27 | DR24 | DR25     | DR26     | DR27     | 11h        | DR [24:27]: ROW24~ROW27 can be set as direct pin or row pin. PW[24:27]: Direct PWM data output SW on/off, when ROW24~ROW27 pins are set as direct pins.                                                                                                              |
| PWM Data for           | W   | 0         | 1         | 0    | 0    | 0    | 1        | 0        | 0        | 44h        | PWM Data for Direct ROW27                                                                                                                                                                                                                                            |
| Direct ROW27           | W   | Х         | D6        | D5   | D4   | D3   | D2       | D1       | D0       | 00h        | Write PWM Data                                                                                                                                                                                                                                                       |
| PWM data for           | W   | 0         | 1         | 0    | 0    | 0    | 1        | 0        | 1        | 45h        | PWM data for Direct ROW26                                                                                                                                                                                                                                            |
| Direct ROW26           | W   | Х         | D6        | D5   | D4   | D3   | D2       | D1       | D0       | 00h        | Write PWM Data                                                                                                                                                                                                                                                       |
| PWM Data for           | W   | 0         | 1         | 0    | 0    | 0    | 1        | 1        | 0        | 46h        | PWM data for Direct ROW25                                                                                                                                                                                                                                            |
| Direct ROW25           | W   | Х         | D6        | D5   | D4   | D3   | D2       | D1       | D0       | 00h        | Write PWM Data                                                                                                                                                                                                                                                       |
| PWM Data for           | W   | 0         | 1         | 0    | 0    | 0    | 1        | 1        | 1        | 47h        | PWM data for Direct ROW24                                                                                                                                                                                                                                            |
| Direct ROW24           | W   | Х         | D6        | D5   | D4   | D3   | D2       | D1       | D0       | 00h        | Write PWM Data                                                                                                                                                                                                                                                       |



| Command    | R/W | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | Def. | Description         |
|------------|-----|------|------|------|------|------|------|------|------|------|---------------------|
| Soft Reset | W   | 1    | 1    | 0    | 0    | 1    | 1    | 0    | 0    | CCh  | Soft Reset Function |

Note: 1. X: Don't care

- 2. Def.: Power on reset default
- 3. It is not recommended to change between Master and Slave mode after a system enable
- 4. It is not recommended to change direct output set mode after a system enable
- 5. If programmed command data is not defined the function will not be affected

#### **Software Reset**

This command is set to initialise all functions.

| Command    | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
| Soft Reset | W   | 1    | 1     | 0     | 0     | 1     | 1     | 0     | 0     | CCh  |

The internal circuit status after initialisation is as follows.

- All registers are set to their default value but the contents of the DDRAM are not affected
- · System Oscillator will be off
- All COM outputs will be high impedance
- · All ROW outputs will be high impedance
- The LED display will be in an off state

### **Binary/Gray Select**

The command can be used to set the Binary Mode or the Gray Scale Mode.

| Command            | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|--------------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
| Dinamu/Cray Salast | W   | 0    | 0     | 1     | 1     | 0     | 0     | 0     | 1     | 31h  |
| Binary/Gray Select | W   | Х    | Х     | Х     | Х     | Х     | Х     | Х     | BGS   | 00h  |

Note: 1. In the Binary Mode the Matrix display masking function is not supported

2. It is not recommended to change between the Binary and Gray Mode after an LED on enable

| BGS | Select | Remark  |
|-----|--------|---------|
| 0   | Gray   | Default |
| 1   | Binary | _       |

### **Number of COM Outputs**

This command can set the scan timing number from COM0 to COM7 and COM output level status. This command parameter is validated during the Timing 1 period of each frame when the command is set.

| Command               | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|-----------------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
| Number of COM systems | W   | 0    | 0     | 1     | 1     | 0     | 0     | 1     | 0     | 32h  |
| Number of COM output  | W   | CNS  | Х     | Х     | Х     | Х     | CN2   | CN1   | CN0   | 07h  |

Note: 1. It is not recommended to change the scan number set after a system enable

2. For further information see the "LED Driver Output Waveform" section

| CNS | COM Scan type | Remarks |
|-----|---------------|---------|
| 0   | High scan     | Default |
| 1   | Low scan      | _       |

Rev. 1.22 21 November 15, 2021



| CN2 | CN1 | CN0 | COM output number | Remarks |
|-----|-----|-----|-------------------|---------|
| 0   | 0   | 0   | COM0              | _       |
| 0   | 0   | 1   | COM0~COM1         | _       |
| 0   | 1   | 0   | COM0~COM2         | _       |
| 0   | 1   | 1   | COM0~COM3         | _       |
| 1   | 0   | 0   | COM0~COM4         | _       |
| 1   | 0   | 1   | COM0~COM5         | _       |
| 1   | 1   | 0   | COM0~COM6         | _       |
| 1   | 1   | 1   | COM0~COM7         | Default |

Example 1: The setup condition is as follows.

| Command                     | Setting Value | Note                 |
|-----------------------------|---------------|----------------------|
| Number of COM outputs (32h) | 07h           | COM0~COM7, High Scan |



Example2: The setup condition is as follows.

| Command                     | Setting Value | Note                |  |  |
|-----------------------------|---------------|---------------------|--|--|
| Number of COM outputs (32h) | 87h           | COM0~COM7, Low Scan |  |  |



Rev. 1.22 22 November 15, 2021



### **Global Blinking**

The device contains a versatile blinking function. The whole display can be made to blink or fade times selected by the global blinking/fade time command, this command parameter is validated by each Timing 1 of frame when the command is set.

| Command                   | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|---------------------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
| Global blinking function  | W   | 0    | 0     | 1     | 1     | 0     | 0     | 1     | 1     | 33h  |
| Global billiking function | W   | BSS  | Х     | Х     | Х     | Х     | Х     | BS1   | BS0   | 80h  |

Note: 1. Setting time is based on OSC frequency (f<sub>SYS</sub>=4.92MHz, 1frame=(scan number)×4160×t<sub>SYS</sub>).

2. The blinking times are integer multiples of the system frequency. The ratios between the system oscillator and the blinking times depend upon the mode, in which the device is operating.

| BSS | Select     | Remark  |
|-----|------------|---------|
| 0   | Blink mode | _       |
| 1   | Fade mode  | Default |

| BS1 | BS0 | Blinking |                | Se             | t Scan Nu      | ımber (du      | ty) v.s. B     | linking Ti     | me            |               | Damarka |
|-----|-----|----------|----------------|----------------|----------------|----------------|----------------|----------------|---------------|---------------|---------|
| БЭТ | D30 | Time     | 1/1            | 1/2            | 1/3            | 1/4            | 1/5            | 1/6            | 1/7           | 1/8           | Remarks |
| 0   | 0   | OFF      | _              | _              | _              | _              | _              | _              | _             | _             | Default |
| 0   | 1   | ≈1sec    | 1024<br>Frames | 512<br>Frames  | 512<br>Frames  | 256<br>Frames  | 256<br>Frames  | 256<br>Frames  | 128<br>Frames | 128<br>Frames | _       |
| 1   | 0   | ≈2sec    | 2048<br>Frames | 1024<br>Frames | 1024<br>Frames | 512<br>Frames  | 512<br>Frames  | 512<br>Frames  | 256<br>Frames | 256<br>Frames | _       |
| 1   | 0   | ≈4sec    | 4096<br>Frames | 2048<br>Frames | 2048<br>Frames | 1024<br>Frames | 1024<br>Frames | 1024<br>Frames | 512<br>Frames | 512<br>Frames | _       |

#### Example:

1. Blink output type – blinking time=2sec



2. Fade output type – blinking time=2sec



Rev. 1.22 23 November 15, 2021



### **Cascade Mode**

This command will select master/slave mode and input clock source.

| Command      | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|--------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
| 0            | W   | 0    | 0     | 1     | 1     | 0     | 1     | 0     | 0     | 34h  |
| Cascade mode | W   | Х    | Х     | Х     | Х     | Х     | MS2   | MS1   | MS0   | 00h  |

| MS2 | MS1 | MS0 | Clock Source | OSC pin Status | SYNC pin Status | Remark                                   |
|-----|-----|-----|--------------|----------------|-----------------|------------------------------------------|
| 0   | 0   | 0   | IRC          | Output Hi-Z    | Output high     | Default     Only single chip application |
| 0   | 0   | 1   |              | Active         | Active          | _                                        |
| 0   | 1   | 0   |              | Input          | Output high     | Only single chip application             |
| 0   | 1   | 1   | ERC          | Input          | Active          | _                                        |
| 1   | Х   | Х   |              | Input Input –  |                 |                                          |

Note: It is not recommended to change between MASTER and SLAVE Mode after a system oscillator enable.

## **System Control**

This command controls the system oscillator on/off and display on/off.

| Command        | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|----------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
| System Control | W   | 0    | 0     | 1     | 1     | 0     | 1     | 0     | 1     | 35h  |
| System Control | W   | Х    | Х     | Х     | Х     | Х     | Х     | FON   | DON   | 00h  |

| FON | DON | System oscillator | LED Display | Remark                                                                                                                                                                                                                                                                                          |
|-----|-----|-------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | ×   | OFF               | OFF         | Default     Standby mode     Temperature protection disable                                                                                                                                                                                                                                     |
| 1   | 0   | ON                | OFF         | When a display off command is executed and the COM output scan high level command is setup:     → The outputs of all COMs are at a low level     When the display off command is executed and the COM output scan low level command is setup:     → The outputs of all COMs are at a high level |
| 1   | 1   | ON                | ON          | Normal display mode – COM scans active                                                                                                                                                                                                                                                          |

## **Constant Current Ratio**

This command is used to select the constant current ratio according to the LED panel characteristics.

| Command                | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|------------------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
| Constant Current Ratio | W   | 0    | 0     | 1     | 1     | 0     | 1     | 1     | 0     | 36h  |
| Constant Current Ratio | W   | Χ    | Х     | Χ     | Х     | 0     | CC2   | CC1   | CC0   | 00h  |

| CC2 | CC1 | CC0 | Constant Current Ratio       | Remarks |
|-----|-----|-----|------------------------------|---------|
| 0   | 0   | 0   | I <sub>ROW_MAX</sub>         | Default |
| 0   | 0   | 1   | 15/16 × I <sub>ROW_MAX</sub> | _       |
| 0   | 1   | 0   | 14/16 × I <sub>ROW_MAX</sub> | _       |
| 0   | 1   | 1   | 13/16 × I <sub>ROW_MAX</sub> | _       |
| 1   | 0   | 0   | 12/16 × I <sub>ROW_MAX</sub> | _       |
| 1   | 0   | 1   | 11/16 × I <sub>ROW_MAX</sub> | _       |
| 1   | 1   | 0   | 10/16 × I <sub>ROW_MAX</sub> | _       |
| 1   | 1   | 1   | 9/16 × I <sub>ROW_MAX</sub>  | _       |

Rev. 1.22 24 November 15, 2021



Example: If  $I_{ROW\_MAX}$ =32mA (R\_EXT=470 $\Omega$ ) the  $I_{ROW}$  constant current setup values are shown as follows:

| CC2 | CC1 | CC0 | I <sub>ROW</sub> Constant Current |
|-----|-----|-----|-----------------------------------|
| 0   | 0   | 0   | 32mA                              |
| 0   | 0   | 1   | 30mA                              |
| 0   | 1   | 0   | 28mA                              |
| 0   | 1   | 1   | 26mA                              |
| 1   | 0   | 0   | 24mA                              |
| 1   | 0   | 1   | 22mA                              |
| 1   | 1   | 0   | 20mA                              |
| 1   | 1   | 1   | 18mA                              |

# **Global Brightness**

This command controls the 64-step PWM luminance control. It has a common setting for all dots. This command parameter is validated during the Timing 1 period of each frame when the command is set.

| Command           | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|-------------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
| Global Brightness | W   | 0    | 0     | 1     | 1     | 0     | 1     | 1     | 1     | 37h  |
| Global Brightness | W   | X    | BC6   | BC5   | BC4   | BC3   | BC2   | BC1   | BC0   | 00h  |

| BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | PWM duty | Remark  |
|-----|-----|-----|-----|-----|-----|-----|----------|---------|
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0/64     | Default |
| 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1/64     | _       |
| 0   | 0   | 0   | 0   | 0   | 1   | 0   | 2/64     | _       |
|     |     |     |     |     |     |     |          |         |
| 0   | 0   | 1   | 0   | 0   | 0   | 0   | 16/64    | _       |
| 0   | 0   | 1   | 0   | 0   | 0   | 1   | 17/64    | _       |
| 0   | 0   | 1   | 0   | 0   | 1   | 0   | 18/64    | _       |
|     |     |     | :   |     |     |     |          |         |
| 0   | 1   | 0   | 0   | 0   | 0   | 0   | 32/64    | _       |
| 0   | 1   | 0   | 0   | 0   | 0   | 1   | 33/64    | _       |
| 0   | 1   | 0   | 0   | 0   | 1   | 0   | 34/64    | _       |
|     |     |     |     |     |     |     |          |         |
| 0   | 1   | 1   | 1   | 1   | 0   | 1   | 6164     | _       |
| 0   | 1   | 1   | 1   | 1   | 1   | 0   | 62/64    | _       |
| 0   | 1   | 1   | 1   | 1   | 1   | 1   | 63/64    |         |
| 1   | Х   | Х   | Х   | Х   | X   | Х   | 64/64    | _       |

Rev. 1.22 25 November 15, 2021



The relationship between the PWM data width and brightness digital dimming duty times is shown in the accompanying diagram.



Note: 1. T= $64 \times t_{SYS}$ 2.  $t_{SYS}=1/f_{SYS}$ 



#### **Mode Control**

This command is to control the fade function stop/start, group blinking/fade function stop/start, UCOM/USEG function on/off and thermal shutdown circuit on/off. This command parameter is validated during the Timing 1 period of each frame when the command is set.

| Command      | R/W | Bit7  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|--------------|-----|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Mada control | W   | 0     | 0     | 1     | 1     | 1     | 0     | 0     | 0     | 38h  |
| Mode control | W   | TSDEN | TSDSL | Х     | USEN  | MKEN  | UCEN  | BKEN  | FDEN  | 00h  |

Note: 1. If the TSDSL bit is "1", the Temperature protection function will force the device to enter the Auto Control Mode:

- When the chip junction temperatures exceeds 150°C, the entire IC display will be off and all the direct Brightness PWM SW will be turned off.
- When the chip junction temperatures drops below 125°C, the device will resume operation with a normal display.
- 2. If the TSDSL bit is "0", the Temperature protection function allows the device to remain in the User Control Mode:
  - The TSD flag determines if the IC display is off and if the direct Brightness PWM SW (43h) are turned off or operate normally with a normal display.
  - When the chip junction temperatures exceeds 150°C the TSD flag bit is set to "1".
  - When the chip junction temperatures drops below 125°C the TSD flag bit is cleared to "0".

| TSDEN | TSDSL | Temperature<br>Protection SW | Control Mode | Remarks                                                                                    |
|-------|-------|------------------------------|--------------|--------------------------------------------------------------------------------------------|
| 0     | Х     | OFF                          | _            | Default                                                                                    |
| 1     | 0     | ON                           | User         | Read the TSD flag for the display on/off control and turn off all direct Brightness PWM SW |
| 1     | 1     | ON                           | Auto         | Auto control mode                                                                          |

| USEN | USEG Function SW | Remarks                                        |
|------|------------------|------------------------------------------------|
| 0    | OFF              | Default                                        |
| 1    | ON               | In the Scrolling Mode this function is invalid |

| MKEN | Matrix Display Masking<br>Function SW | Remarks                                     |
|------|---------------------------------------|---------------------------------------------|
| 0    | OFF                                   | Default                                     |
| 1    | ON                                    | In the Binary Mode this function is invalid |

| UCEN | UCOM Function SW | Remarks                                        |
|------|------------------|------------------------------------------------|
| 0    | OFF              | Default                                        |
| 1    | ON               | In the Scrolling Mode this function is invalid |

| BKEN | Group Blinking Function SW | Remarks |
|------|----------------------------|---------|
| 0    | OFF                        | Default |
| 1    | ON                         | _       |

| FDEN | FADE FUNCTION SW | Remarks                                     |
|------|------------------|---------------------------------------------|
| 0    | OFF              | Default                                     |
| 1    | ON               | In the Binary Mode this function is invalid |

Rev. 1.22 27 November 15, 2021



# **Scrolling Control**

This command is used to control the scrolling on/off enable and scrolling type.

| Command           | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|-------------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
| Caralling Cantrol | W   | 0    | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 20h  |
| Scrolling Control | W   | SCEN | Х     | VEN   | HEN   | Χ     | Χ     | UD    | RL    | 00h  |

Note: 1. Single row horizontal scrolling.

- 2. Single row vertical scrolling.
- 3. When the scrolling mode is enabled, SCEN bit="1", the UCOM and USEG functions are invalid.
- 4. It is not recommended to execute the fade command and cascade mode.

| SCEN | Scrolling Function SW | Remark  |
|------|-----------------------|---------|
| 0    | OFF                   | Default |
| 1    | ON                    | _       |

| VEN | HEN | Vertical Scrolling SW | Horizontal Scrolling SW | Remark  |
|-----|-----|-----------------------|-------------------------|---------|
| 0   | 0   | OFF                   | OFF                     | Default |
| 0   | 1   | OFF                   | ON                      | _       |
| 1   | 0   | ON                    | OFF                     | _       |
| 1   | 1   | ON                    | ON                      | _       |

| ш  | RL   |    | Scrolling | Direction |      | Domostk |
|----|------|----|-----------|-----------|------|---------|
| UD | IXL. | Up | Down      | Right     | Left | Remark  |
| 0  | 0    | 0  | _         | 0         | _    | Default |
| 0  | 1    | 0  | _         | _         | 0    | _       |
| 1  | 0    | _  | 0         | 0         | _    | _       |
| 1  | 1    | _  | 0         | _         | 0    | _       |

Rev. 1.22 28 November 15, 2021



# **Scrolling Speed**

This command is used to setup the scrolling speed.

| Command         | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|-----------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
| Scrolling Speed | W   | 0    | 0     | 1     | 0     | 0     | 0     | 0     | 1     | 21h  |
|                 | W   | VSP3 | VSP2  | VSP1  | VSP0  | HSP3  | HSP2  | HSP1  | HSP0  | 00h  |

| VSP3 | VSP2 | VSP1 | VSP0 | Vertical Scroll Speed | Remark  |
|------|------|------|------|-----------------------|---------|
| 0    | 0    | 0    | 0    | 16 Frames             | Default |
| 0    | 0    | 0    | 1    | 32 Frames             | _       |
| 0    | 0    | 1    | 0    | 48 Frames             | _       |
| 0    | 0    | 1    | 1    | 64 Frames             | _       |
| 0    | 1    | 0    | 0    | 80 Frames             | _       |
| 0    | 1    | 0    | 1    | 96 Frames             | _       |
| 0    | 1    | 1    | 0    | 112 Frames            | _       |
| 0    | 1    | 1    | 1    | 128 Frames            | _       |
| 1    | 0    | 0    | 0    | 144 Frames            | _       |
| 1    | 0    | 0    | 1    | 160 Frames            | _       |
| 1    | 0    | 1    | 0    | 176 Frames            | _       |
| 1    | 0    | 1    | 1    | 192 Frames            | _       |
| 1    | 1    | 0    | 0    | 208 Frames            | _       |
| 1    | 1    | 0    | 1    | 224 Frames            | _       |
| 1    | 1    | 1    | 0    | 240 Frames            |         |
| 1    | 1    | 1    | 1    | 256 Frames            | _       |

Note: The time is based on the OSC frequency. (1frame=(scan number)  $\times$  4160  $\times$  t<sub>SYS</sub>)

| HSP3 | HSP2 | HSP1 | HSP0 | Horizontal Scroll Speed | Remark  |
|------|------|------|------|-------------------------|---------|
| 0    | 0    | 0    | 0    | 16 Frames               | Default |
| 0    | 0    | 0    | 1    | 32 Frames               | _       |
| 0    | 0    | 1    | 0    | 48 Frames               | _       |
| 0    | 0    | 1    | 1    | 64 Frames               | _       |
| 0    | 1    | 0    | 0    | 80 Frames               | _       |
| 0    | 1    | 0    | 1    | 96 Frames               | _       |
| 0    | 1    | 1    | 0    | 112 Frames              | _       |
| 0    | 1    | 1    | 1    | 128 Frames              | _       |
| 1    | 0    | 0    | 0    | 144 Frames              | _       |
| 1    | 0    | 0    | 1    | 160 Frames              | _       |
| 1    | 0    | 1    | 0    | 176 Frames              | _       |
| 1    | 0    | 1    | 1    | 192 Frames              | _       |
| 1    | 1    | 0    | 0    | 208 Frames              | _       |
| 1    | 1    | 0    | 1    | 224 Frames              | _       |
| 1    | 1    | 1    | 0    | 240 Frames              | _       |
| 1    | 1    | 1    | 1    | 256 Frames              | _       |

Note: The time is based on the OSC frequency. (1frame=scan number  $\times\,4160\times t_{SYS})$ 

Rev. 1.22 29 November 15, 2021



Example 1: Left Scrolling and Right Scrolling





Example 2: Up Scrolling and Down Scrolling





### **COM Pin Control**

This command is used to setup the COM pin output on/off status. This command parameter is validated during the Timing 1 period of each frame when the command is set.

| Command         | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|-----------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
| COM pin control | W   | 0    | 1     | 0     | 0     | 0     | 0     | 0     | 1     | 41h  |
|                 | W   | C7   | C6    | C5    | C4    | C3    | C2    | C1    | C0    | 00h  |

Note: 1. C0~C7="0": COM pin outputs are off.

2. C0~C7="1": COM pin outputs are on.

3. The COM scan function is not affected.

#### **ROW Pin Control**

This command consists of four consecutive bytes to set up the ROW pin output on/off status. This command parameter is validated during the Timing 1 period of each frame when the command is set.

| Command         | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|-----------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
|                 | W   | 0    | 1     | 0     | 0     | 0     | 0     | 1     | 0     | 42h  |
|                 | W   | R27  | R26   | R25   | R24   | R23   | R22   | R21   | R20   | 00h  |
| ROW pin control | W   | R19  | R18   | R17   | R16   | R15   | R14   | R13   | R12   | 00h  |
|                 | W   | R11  | R10   | R9    | R8    | R7    | R6    | R5    | R4    | 00h  |
|                 | W   | Х    | Х     | Х     | Х     | R3    | R2    | R1    | R0    | 00h  |

Note: 1. R0~R27="0": ROW pin outputs are off.

2. R0~R27="1": ROW pin outputs are on.

3. The display RAM contents are not changed.

Example: The setup conditions are shown as follows.

| Command                 | Setup Value | Notes                                         |
|-------------------------|-------------|-----------------------------------------------|
| COM pin control (41h)   | 00111100b   | Display window range (X-axis) set: COM2~COM5  |
|                         | 00001111b   |                                               |
| ROW pin control (42h)   | 11111111b   | Display window range (V avia) set: POWA-POW22 |
| ROW pill control (4211) | 11111111b   | Display window range (Y-axis) set: ROW4~ROW23 |
|                         | 0000000b    |                                               |

| Output |   |   |   |   |   | ROW                                                                                                                            |  |  |  |     |       |      |     |  |    |    |    |    |  |  |  |
|--------|---|---|---|---|---|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|-----|-------|------|-----|--|----|----|----|----|--|--|--|
| Output | 0 | 1 | 2 | 3 | 4 | 1         5         6         7         8         9         9         10         →         20         21         22         23 |  |  |  |     |       |      |     |  | 24 | 25 | 26 | 27 |  |  |  |
| COM0   |   |   |   |   |   |                                                                                                                                |  |  |  |     |       |      |     |  |    |    |    |    |  |  |  |
| COM1   |   |   |   |   |   |                                                                                                                                |  |  |  |     |       |      |     |  |    |    |    |    |  |  |  |
| COM2   |   |   |   |   |   |                                                                                                                                |  |  |  |     |       |      |     |  |    |    |    |    |  |  |  |
| COM3   |   |   |   |   |   |                                                                                                                                |  |  |  | Die | n lav |      | dow |  |    |    |    |    |  |  |  |
| COM4   |   |   |   |   |   |                                                                                                                                |  |  |  | DIS | piay  | winc | JOW |  |    |    |    |    |  |  |  |
| COM5   |   |   |   |   |   |                                                                                                                                |  |  |  |     |       |      |     |  |    |    |    |    |  |  |  |
| COM6   |   |   |   |   |   |                                                                                                                                |  |  |  |     |       |      |     |  |    |    |    |    |  |  |  |
| COM7   |   |   |   |   |   |                                                                                                                                |  |  |  |     |       |      |     |  |    |    |    |    |  |  |  |

Rev. 1.22 32 November 15, 2021





#### **Direct Pin Control**

This command is used to setup the output ROW24~ROW27 pin status. It is can be used to setup a direct pin or a ROW pin. It is a SW on / off function when these pins are set to be direct pins.

The ROW24~ROW27 port has an NMOS output structure. Data is written to the ROW port with the direct output set command, starting from the most significant bit. In user applications, the internal NMOS device is connected to an external LED as follows:



Rev. 1.22 33 November 15, 2021



The command format is as follows:

| Command               | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|-----------------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
| Direct pin control    | W   | 0    | 1     | 0     | 0     | 0     | 0     | 1     | 1     | 43h  |
| Direct pili control   | W   | PW24 | PW25  | PW26  | PW27  | DR24  | DR25  | DR26  | DR27  | 11h  |
| Direct ROW27 PWM data | W   | 0    | 1     | 0     | 0     | 0     | 1     | 0     | 0     | 44h  |
| Direct ROW21 PWW data | W   | Х    | D6    | D5    | D4    | D3    | D2    | D1    | D0    | 00h  |
| Direct ROW26 PWM data | W   | 0    | 1     | 0     | 0     | 0     | 1     | 0     | 1     | 45h  |
| Direct ROWZO PWW data | W   | Х    | D6    | D5    | D4    | D3    | D2    | D1    | D0    | 00h  |
| Direct ROW25 PWM data | W   | 0    | 1     | 0     | 0     | 0     | 1     | 1     | 0     | 46h  |
| Direct ROW25 PWW data | W   | Х    | D6    | D5    | D4    | D3    | D2    | D1    | D0    | 00h  |
| Direct ROW24 PWM data | W   | 0    | 1     | 0     | 0     | 0     | 1     | 1     | 1     | 47h  |
| Direct ROW24 PWW data | W   | Х    | D6    | D5    | D4    | D3    | D2    | D1    | D0    | 00h  |

| DR24 | DR25          | DR26 | DR27 |            | ROW Pin Outp | ut Type Select |            | Remarks |
|------|---------------|------|------|------------|--------------|----------------|------------|---------|
| DR24 | NZ4 BNZ0 BNZ0 | DRZ6 | DRZI | ROW24 Pin  | ROW25 Pin    | ROW26 Pin      | ROW27 Pin  | Remarks |
| 0    | 0             | 0    | 0    | ROW pin    | ROW pin      | ROW pin        | ROW pin    | Default |
| 0    | 0             | 0    | 1    | ROW pin    | ROW pin      | ROW pin        | Direct pin | _       |
| 0    | 0             | 1    | Х    | ROW pin    | ROW pin      | Direct pin     | Direct pin | _       |
| 0    | 1             | Х    | Х    | ROW pin    | Direct pin   | Direct pin     | Direct pin | _       |
| 1    | Х             | Х    | Х    | Direct pin | Direct pin   | Direct pin     | Direct pin | _       |

| PW 24   | PW 25  | PW 26  | PW 27  |           | Direct Fu | nction SW |           | Remarks |
|---------|--------|--------|--------|-----------|-----------|-----------|-----------|---------|
| F VV 24 | PVV 25 | P V 20 | PVV 21 | ROW24 Pin | ROW25 Pin | ROW26 Pin | ROW27 Pin | Remarks |
| 0       | 0      | 0      | 0      | OFF       | OFF       | OFF       | OFF       | Default |
| 0       | 0      | 0      | 1      | OFF       | OFF       | OFF       | ON        | _       |
| 0       | 0      | 1      | Х      | OFF       | OFF       | ON        | ON        | _       |
| 0       | 1      | Χ      | Х      | OFF       | ON        | ON        | ON        | _       |
| 1       | Х      | Х      | X      | ON        | ON        | ON        | ON        | _       |

Note: The condition here is when the ROW24~ROW27 pins are set to be direct pins.

Rev. 1.22 34 November 15, 2021



## PWM data set for each direct row pin

The relationship between the brightness digital dimming duty times and the PWM data of the direct pins is as follows.

| D6 | D5 | D4 | D3 | D2 | D1 | D0 | Brightness PWM duty | Remarks |
|----|----|----|----|----|----|----|---------------------|---------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0/64                | Default |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1/64                |         |
| 0  | 0  | 0  | 0  | 0  | 1  | 0  | 2/64                |         |
|    |    |    |    |    |    |    |                     | :       |
| 0  | 0  | 1  | 0  | 0  | 0  | 0  | 16/64               |         |
| 0  | 0  | 1  | 0  | 0  | 0  | 1  | 17/64               |         |
| 0  | 0  | 1  | 0  | 0  | 1  | 0  | 18/64               |         |
|    |    |    |    |    |    |    | :                   | :       |
| 0  | 1  | 0  | 0  | 0  | 0  | 0  | 32/64               |         |
| 0  | 1  | 0  | 0  | 0  | 0  | 1  | 33/64               |         |
| 0  | 1  | 0  | 0  | 0  | 1  | 0  | 34/64               |         |
|    |    |    |    |    |    |    | !                   | :       |
| 0  | 1  | 1  | 1  | 1  | 0  | 1  | 6164                |         |
| 0  | 1  | 1  | 1  | 1  | 1  | 0  | 62/64               |         |
| 0  | 1  | 1  | 1  | 1  | 1  | 1  | 63/64               |         |
| 1  | Х  | Х  | Х  | Х  | Х  | Х  | 64/64               |         |

Rev. 1.22 35 November 15, 2021



The relationship between the PWM data width and the brightness digital dimming duty times is shown in the accompanying diagram.



Note: 1.  $T=64 \times t_{SYS}$ 

- 2.  $t_{SYS}=1/f_{SYS}$
- 3. When the LED ON bit is set to "1", in the direct output mode setting a ROW number change is prohibited
- 4. 6-bit PWM data input for each detect ROW
- 5. Not controlled by a COM scan
- 6. Not controlled by a scrolling function Horizontal Scrolling or Vertical Scrolling
- 7. Not controlled by a Matrix display masking control command
- 8. Not controlled by a COM/ROW output pin control command
- 9. Not controlled by a UCOM control command
- 10. Not controlled by a fade function control command

Example 1: Only the direct output is set

The setup conditions are as follows.

| Command                         | Setup Value | Note                                     |
|---------------------------------|-------------|------------------------------------------|
| Direct pin control (43H)        | FFH         | ROW24~ROW27 are set to be direct outputs |
| PWM data for direct ROW27 (44H) | 40h         | ROW27 PWM DATA=40H                       |
| PWM data for direct ROW26 (45H) | 00h         | ROW26 PWM DATA=00H                       |
| PWM data for direct ROW25 (46H) | 40h         | ROW25 PWM DATA=40H                       |
| PWM data for direct ROW24 (47H) | 00h         | ROW24 PWM DATA=00H                       |

Rev. 1.22 36 November 15, 2021





Example 2: Direct output and scrolling are set together.

· Left Scrolling and Right Scrolling





• Up Scrolling and Down Scrolling





# Read Flag

The read register status flag format is shown as follows.

| Command      | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1        | Bit 0       | Def. |
|--------------|-----|------|-------|-------|-------|-------|-------|--------------|-------------|------|
|              | W   | 0    | 1     | 1     | 1     | 0     | 0     | 0            | 1           | 70h  |
| Read Flag    | R   | 0    | 0     | 0     | 0     | 0     | 0     | 0            | 0           | 00h  |
| i teau i lag | R   | Х    | Х     | Х     | Х     | Х     | Х     | COM0<br>flag | TSD<br>flag | 00h  |

| COM0 Flag | COM Scanning Location | Remarks |
|-----------|-----------------------|---------|
| 0         | Other COM             | _       |
| 1         | COM0                  | _       |

| TSD Flag | Chip Junction Temperature | Remarks                                                                                            |
|----------|---------------------------|----------------------------------------------------------------------------------------------------|
| 0        | <125°C                    | Default When the chip junction temperatures drops below 125°C. The TSD flag bit is cleared to "0". |
| 1        | >150°C                    | When the chip junction temperatures exceeds 150°C. The TSD flag bit is set to "1".                 |

The relationship between the COM scanning location and the COM0 flag is shown is as follows.



Rev. 1.22 39 November 15, 2021



# **Read Status**

Indicates the device internal status. The read register status format is as follows.

| Command     | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|-------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
|             | W   | 0    | 1     | 1     | 1     | 0     | 0     | 0     | 1     | 71h  |
| Read Status | R   | 0    | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 00h  |
|             | R   |      |       |       | Read  | Data  |       |       |       | _    |

| Duda | Bit7  | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Decemention                                                                                | Def. |
|------|-------|-------|-------|-------|-------|-------|-------|-------|--------------------------------------------------------------------------------------------|------|
| Byte |       |       |       |       |       |       |       |       | Description                                                                                | Det. |
| 1st  | 0     | 1     | 1     | 1     | 0     | 0     | 0     | 1     | Read Status Command                                                                        | _    |
| 2nd  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | Read Dummy Data                                                                            | 00h  |
| 3rd  | Х     | Х     | X     | X     | Х     | Х     | Х     | BGS   | Binary/Gray Mode                                                                           | 00h  |
| 4th  | CNS   | Х     | X     | X     | X     | CN2   | CN1   | CN0   | Scan Output Type                                                                           | 07h  |
| 5th  | BFS   | Х     | X     | X     | X     | X     | BF1   | BF0   | Blanking Time                                                                              | 80h  |
| 6th  | Х     | Х     | X     | X     | X     | MS2   | MS1   | MS0   | Master or Slave Mode                                                                       | 00h  |
| 7th  | Х     | Х     | Х     | Х     | Х     | Х     | FON   | DON   | Controls the system oscillator and display on/off status                                   | 00h  |
| 8th  | X     | Х     | X     | X     | 0     | CC2   | CC1   | CC0   | Constant Current Ratio                                                                     | 00h  |
| 9th  | Х     | BC6   | BC5   | BC4   | BC3   | BC2   | BC1   | BC0   | Luminance – 64 steps                                                                       | 40h  |
| 10th | TSDEN | TSDSL | Х     | USEN  | MKEN  | UCEN  | BKEN  | FDEN  | Function Mode on/off control                                                               | 00h  |
| 11st | SCEN  | Х     | VCEN  | HEN   | Х     | Х     | UP    | RL    | Read scrolling status Set Scroll Direction Horizontal Scroll on/off Vertical Scroll on/off | 00h  |
| 12nd | VSP3  | VSP2  | VSP1  | VSP0  | HSP3  | HSP2  | HSP1  | HSP0  | Set Scrolling Speed.                                                                       | 00h  |
| 13rd | C7    | C6    | C5    | C4    | C3    | C2    | C1    | C0    | COM0~7 Output on/off Status                                                                | 00h  |
| 14th | R27   | R26   | R25   | R24   | R23   | R22   | R21   | R20   | ROW27~20 Output on/off Status                                                              | 00h  |
| 15th | R19   | R18   | R17   | R16   | R15   | R14   | R13   | R12   | ROW19~13 Output on/off Status                                                              | 00h  |
| 16th | R11   | R10   | R9    | R8    | R7    | R6    | R5    | R4    | ROW12~4 Output on/off Status                                                               | 00h  |
| 17th | Х     | Х     | Х     | Χ     | R3    | R2    | R1    | R0    | ROW3~0 Output on/off Status                                                                | 00h  |
| 18th | PW24  | PW25  | PW26  | PW27  | DR24  | DR25  | DR26  | DR27  | ROW24~ROW27 direct port set and direct Brightness PWM SW on/off control                    | 00h  |
| 19th | Х     | D6    | D5    | D4    | D3    | D2    | D1    | D0    | ROW27 PWM Data for Direct output                                                           | 00h  |
| 20th | Х     | D6    | D5    | D4    | D3    | D2    | D1    | D0    | ROW26 PWM Data for Direct Output                                                           | 00h  |
| 21st | Х     | D6    | D5    | D4    | D3    | D2    | D1    | D0    | ROW25 PWM Data for Direct Output                                                           | 00h  |
| 22nd | Χ     | D6    | D5    | D4    | D3    | D2    | D1    | D0    | ROW24 PWM Data for Direct Output                                                           | 00h  |

Rev. 1.22 40 November 15, 2021



### **Write Display Data**

This command programs the display status of the LED panel. Binary 64-step or Gray Scale Mode is selectable using command control. There is a one-to-one correspondence between the display memory addresses and the ROW outputs, and between the individual bits of a RAM word and the column outputs. The following shows the mapping from the RAM to the LED pattern.

| Command           | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|-------------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
|                   | W   | 1    | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 80h  |
| Write Display RAM | W   | A7   | A6    | A5    | A4    | A3    | A2    | A1    | A0    | 00h  |
|                   | W   | D7   | D6    | D5    | D4    | D3    | D2    | D1    | D0    |      |

## 1. Binary Mode

The setup condition is shown as follows: Write RAM data: SNOW



#### 2. Gray Mode

The device provides 6-bit PWM data to control the length of the section. Therefore a max. of 64 gray scales are generated by the 6-bit binary PWM data. The max. of 64 sections can be programmed to suit a satisfactory gray scale in every level. The relationship between PWM data and Gray scale is as follows.

| Value    |          |       | 8 b   | it PWM   | Data In | put   |       |       | PWM Duty   | Crov Soolo   | PWM Width           |
|----------|----------|-------|-------|----------|---------|-------|-------|-------|------------|--------------|---------------------|
| value    | Bit7     | Bit 6 | Bit 5 | Bit 4    | Bit 3   | Bit 2 | Bit 1 | Bit 0 | (on width) | Gray Scale   | Pyvivi vyiatn       |
| 0        | Х        | X     | 0     | 0        | 0       | 0     | 0     | 0     | 0/64       |              | 0×t <sub>sys</sub>  |
| <b>1</b> | <b>\</b> |       |       |          |         |       |       |       |            | <b>\</b>     |                     |
| 10       | X        | X     | 0     | 0        | 1       | 0     | 1     | 0     | 10/64      |              | 10×t <sub>sys</sub> |
| <b>↓</b> |          |       |       | <b>↓</b> |         |       |       |       |            | $\downarrow$ |                     |
| 20       | Х        | Х     | 0     | 1        | 0       | 1     | 0     | 0     | 20/64      |              | 20×t <sub>sys</sub> |
| <b>1</b> |          |       |       | <b>↓</b> |         |       |       |       |            | <b>↓</b>     |                     |
| 30       | Х        | Х     | 0     | 1        | 1       | 1     | 1     | 0     | 30/64      |              | 30×t <sub>sys</sub> |
| <b>1</b> |          |       |       | <b>↓</b> |         |       |       |       |            | $\downarrow$ |                     |
| 40       | Х        | Х     | 1     | 0        | 1       | 0     | 0     | 0     | 40/64      |              | 40×t <sub>sys</sub> |
| <b>1</b> |          |       |       | <b>↓</b> |         |       |       |       |            | <b>↓</b>     |                     |
| 50       | Х        | Х     | 1     | 1        | 0       | 0     | 1     | 0     | 50/64      |              | 50×t <sub>sys</sub> |
| <b>1</b> |          |       |       | <b></b>  |         |       |       |       |            | <b>\</b>     |                     |
| 63       | Х        | Х     | 1     | 1        | 1       | 1     | 1     | 1     | 63/64      |              | 63×t <sub>sys</sub> |

Rev. 1.22 41 November 15, 2021



The relationship between the PWM data and digital PWM duty times is shown in the accompanying diagram.



Note: 1.  $T=1 \times t_{SYS}$ 2.  $t_{SYS}=1/f_{SYS}$ 



Example:

The setup condition is shown as follows.

Write RAM data: FFh  $\rightarrow$  00h  $\rightarrow$  30h  $\rightarrow$  00h  $\rightarrow$  FFh  $\rightarrow$  28h  $\rightarrow$  30h  $\rightarrow$  50h  $\rightarrow$  FFh  $\rightarrow$  00h



#### **Write Fade Data**

The device contains a versatile fade function, otherwise known as slope function. The whole display can be made to fade and also blink selected for each dot using the FADE control command. This command parameter is validated using the Timing 1 period of each frame when the command is set. This command is used to control the delay and cycle time for both the fade or blink operations.

| Command         | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|-----------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
|                 | W   | 1    | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 82h  |
| Write Fade Data | W   | A7   | A6    | A5    | A4    | A3    | A2    | A1    | A0    | 00h  |
|                 | W   | Х    | Х     | FSS   | Х     | SD1   | SD0   | SC1   | SC0   | _    |

Note: The function is suitable for the Gray Mode only.

| FSS | Select | Remarks |
|-----|--------|---------|
| 0   | Blink  | _       |
| 1   | Slope  | _       |

The delay time is setup as follows.

| SD1 | SD0 | Delay time             | Remarks |
|-----|-----|------------------------|---------|
| 0   | 0   | No delay time          | Default |
| 0   | 1   | 1/4 × slope cycle time | _       |
| 1   | 0   | 2/4 × slope cycle time | _       |
| 1   | 1   | 3/4 × slope cycle time | _       |

Rev. 1.22 43 November 15, 2021



The fade cycle time set is setup as follows.

| SC1 | SC0 | Slope Cycle |               |               | Set           | Scan Nu       | ımber (d      | uty)          |              |              | Remarks |
|-----|-----|-------------|---------------|---------------|---------------|---------------|---------------|---------------|--------------|--------------|---------|
| 301 | 300 | Time        | 1/1           | 1/2           | 1/3           | 1/4           | 1/5           | 1/6           | 1/7          | 1/8          | Remarks |
| 0   | 0   | off         | _             | _             | _             | _             | _             | _             | _            | _            | Default |
| 0   | 1   | ≈1sec       | 1024<br>frame | 512<br>frame  | 512<br>frame  | 256<br>frame  | 256<br>frame  | 256<br>frame  | 128<br>frame | 128<br>frame | _       |
| 1   | 0   | ≈2sec       | 2048<br>frame | 1024<br>frame | 1024<br>frame | 512<br>frame  | 512<br>frame  | 512<br>frame  | 256<br>frame | 256<br>frame | _       |
| 1   | 1   | ≈4sec       | 4096<br>frame | 2048<br>frame | 2048<br>frame | 1024<br>frame | 1024<br>frame | 1024<br>frame | 512<br>frame | 512<br>frame | _       |

Note: 1. The setup time is based on the OSC frequency (fsys=4.92MHz, 1frame=(scan number)×4160×tsys).

2. In the Cascade Mode, it is not recommended to change the delay time function and fade cycle time settings.

The Fade (slope) Mode function waveforms is shown as follows.



The Blink Mode function waveform is shown as follows.



Rev. 1.22 44 November 15, 2021



When SLPEN=1 and SCLEN=0, the FADE function operation will be initiated.

After delay time slope1~4 the operation repeats.

| Period       | Mode  | Description                                                                                |
|--------------|-------|--------------------------------------------------------------------------------------------|
| Slope1       | Slope | 1 step is 1/64 of the global brightness PWM duty – the duty is incremented in 1.587% steps |
| Slope I      | Blink | Max. global brightness PWM duty set – 100%                                                 |
| Clana        | Slope | Max. global brightness PWM duty set – 100%                                                 |
| Slope2 Blink |       | Max. global brightness PWM duty set – 100%                                                 |
| Clana?       | Slope | 1 step is 1/64 of the global brightness PWM duty – the duty is decrement in 1.587% steps   |
| Slope3       | Blink | Duty is fixed at 0%                                                                        |
| Clana4       | Slope | Duty is fixed at 0%                                                                        |
| Slope4       | Blink | Duty is fixed at 0%                                                                        |

# **Example: firefly lighting**

The following command set is an example for LED matrix firefly lighting.

It can control the turn on/off time in detail using the fade setting registers.

The setup condition is shown as follows.

| Command                    | Setup Value                         | Note                                                                         |
|----------------------------|-------------------------------------|------------------------------------------------------------------------------|
| COM pin control (41h)      | FFh                                 | Enable COM0~COM7 outputs                                                     |
| ROW pin control (42h)      | $FFh \to FFh \to FFh$               | Enable ROW0~ROW27 outputs                                                    |
| Binary/Gray select (31h)   | 00h                                 | Gray Mode                                                                    |
| Number of COM output (32h) | 07h                                 | COM0~COM7, Scan High type                                                    |
| Global Brightness (37h)    | 40h                                 | Brightness PWM duty=64/64                                                    |
| Write Display RAM (80h)    | 00h                                 | Start display RAM Address point=00h                                          |
| Write PWM data             | 3Fh (repeat 224 times) for each dot | Write same data to display RAM                                               |
| System control (34h)       | 03h                                 | Oscillator on and display on                                                 |
| Write Fade data            | 00h                                 | Start fade RAM Address point=00h                                             |
| Write Slope data           | 25h (repeat 224 times) for each dot | Write same data to set slope time. Delay time=0.25sec, slope cycle time=1sec |
| Mode control (38h)         | 01h                                 | Start FADE function – firefly lighting                                       |
| Mode control (38h)         | 00h                                 | Stop FADE function – firefly lighting                                        |
| System control (34h)       | 00h                                 | Oscillator off and display off – extinguish                                  |

The output waveform of each ROW is shown as follows.



If only the setup condition is changed then see as follows.

| Command                 | Setting Value          | Note                                |  |  |
|-------------------------|------------------------|-------------------------------------|--|--|
| Write Display RAM (80h) | 00h                    | Start display RAM Address point=00h |  |  |
| Write display data      | 1Fh (repeat 216 times) | Write same data to display RAM      |  |  |

Rev. 1.22 45 November 15, 2021



The output waveform of each ROW is shown as follows.



#### **Write UCOM Data**

The device contains a versatile UCOM control function. This command is used to setup universal data on the COM outputs. The command format is shown as follows.

| Command         | R/W                      | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|-----------------|--------------------------|------|-------|-------|-------|-------|-------|-------|-------|------|
|                 | W                        | 1    | 0     | 0     | 0     | 0     | 0     | 1     | 0     | 84h  |
| Write UCOM Data | W                        | Х    | Х     | Х     | Х     | Х     | A2    | A1    | A0    | 00h  |
|                 | Write Universal COM Data |      |       |       |       |       |       |       | 00h   |      |

Note: It is not recommended to execute the UCOM command and a scrolling command at the same time.

| A2 | A1 | A0 | Duty Time | Remark |
|----|----|----|-----------|--------|
| 0  | 0  | 0  | T0        | _      |
| 0  | 0  | 1  | T1        | _      |
| 0  | 1  | 0  | T2        | _      |
| 0  | 1  | 1  | T3        | _      |
| 1  | 0  | 0  | T4        | _      |
| 1  | 0  | 1  | T5        | _      |
| 1  | 1  | 0  | T6        | _      |
| 1  | 1  | 1  | T7        | _      |

Note: T0~T7 remap to the COM0~COM7 scan sequence before enabling the UCOM functions.

The relationship between the duty time (T0~T7) and the COM output SW on/off control after enabling UCOM function is shown as follows.

| Name | COM0   | COM1   | COM2   | COM3   | COM4   | COM5   | СОМ6   | COM7   |
|------|--------|--------|--------|--------|--------|--------|--------|--------|
| T0   | ON/OFF |
| T1   | ON/OFF |
| T2   | ON/OFF |
| Т3   | ON/OFF |
| T4   | ON/OFF |
| T5   | ON/OFF |
| T6   | ON/OFF |
| T7   | ON/OFF |
| Bits | D7     | D6     | D5     | D4     | D3     | D2     | D1     | D0     |

Rev. 1.22 46 November 15, 2021



## Example:

1. When the UCOM function is enabled – UCOM display

The setup conditions for the UCOM RAM data control and the UCOM enable function is shown as follows.



2. When the UCOM function is disabled – Normal display

The relationship between the duty time (T0~T7) and the COM output SW on/off control is shown as follows.

| <b>Duty Time</b> | СОМО | COM1 | COM2 | сомз | COM4 | COM5 | COM6 | СОМ7 |
|------------------|------|------|------|------|------|------|------|------|
| T0               | ON   | OFF  |
| T1               | OFF  | ON   | OFF  | OFF  | OFF  | OFF  | OFF  | OFF  |
| T2               | OFF  | OFF  | ON   | OFF  | OFF  | OFF  | OFF  | OFF  |
| T3               | OFF  | OFF  | OFF  | ON   | OFF  | OFF  | OFF  | OFF  |
| T4               | OFF  | OFF  | OFF  | OFF  | ON   | OFF  | OFF  | OFF  |
| T5               | OFF  | OFF  | OFF  | OFF  | OFF  | ON   | OFF  | OFF  |
| T6               | OFF  | OFF  | OFF  | OFF  | OFF  | OFF  | ON   | OFF  |
| T7               | OFF  | ON   |
| Bits             | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   |





### Write USEG Data

The device contains a versatile USEG control function. This command is used to set the USEG address and results in directs ROW outputs. The command format is as follows.

| Command         | R/W | Bit7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|-----------------|-----|------|-------|-------|-------|-------|-------|-------|-------|------|
| Write USEG Data | W   | 1    | 0     | 0     | 0     | 0     | 1     | 1     | 0     | 86h  |
|                 | W   | Х    | Х     | Х     | A4    | A3    | A2    | A1    | A0    | 00h  |
|                 | W   | Χ    | X     | Х     | US4   | US3   | US2   | US1   | US1   | 00h  |

Note: At the same time it is not recommended to executed USEG command and scrolling command.

#### Example:

1. When USEG function is enabled – USEG display

The setup condition for the USEG RAM data control and the Enable USEG function is shown as follows.

The current ROW display is remapped to the new ROW output using the USEG control command.

The following diagram shows the relationship between the driving ROW outputs and USEG.



Rev. 1.22 48 November 15, 2021



#### 2. When USEG function is disabled - Normal display

The setup condition for the USEG RAM data control and for disabling the USEG function is shown as follows.

The relationship between the driving ROW and the USEG RAM is as follows.



## **Write Matrix Masking Data**

The device contains a versatile Matrix display masking control function. The whole display can be made to display a masking range for each dot by the Matrix display masking command. This command parameter is validated during the Timing 1 period of each frame when the command is set.

This command is used to setup the Matrix display masking address and control the on/off state of the COM and ROW pins. The command format is as follows.

| Command                   | R/W | Bit7                      | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Def. |
|---------------------------|-----|---------------------------|-------|-------|-------|-------|-------|-------|-------|------|
|                           | W   | 1                         | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 88h  |
| Write Matrix Masking Data | W   | 0                         | 0     | 0     | A4    | А3    | A2    | A1    | A0    | 00h  |
|                           | W   | Write Matrix Masking Data |       |       |       |       |       |       | 00h   |      |

Note: The function is suitable for the Gray Mode only.

Rev. 1.22 49 November 15, 2021



Example 1:

The setup conditions are as follows.

| Command Setting Value           |     | Note                                                                                                    |  |  |  |
|---------------------------------|-----|---------------------------------------------------------------------------------------------------------|--|--|--|
| Write Matrix Masking Data (88h) | 00h | Start Address point=00h                                                                                 |  |  |  |
| Write Masking Data              | _   | AAh→55h→AAh→55h→AAh→55h→AAh→55h→<br>AAh→55h→AAh→55h→AAh→55h→AAh→55h→<br>AAh→55h→AAh→55h→AAh→55h→AAh→55h |  |  |  |



Example 2: The setup conditions are as follows.

| Command Setting Value           |     | Note                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Write Matrix Masking Data (88h) | 00h | Start Address point=00h                                                                                                                                                                                                                                                                                                                                                               |
| Write Masking Data              | _   | $FFh \rightarrow 00h \rightarrow FFh \rightarrow 00h \rightarrow FFh \rightarrow 00h \rightarrow FFh \rightarrow 00h \rightarrow FFh \rightarrow 00h \rightarrow AAh \rightarrow AAh$ |





## **SPI 3-wire Serial Interface**

The HT16D35A device includes a SPI 3-wire serial interface.

- The CSB pin is used to identify the transmitted data. The transmission is controlled by the active low signal CSB. After the CSB falls to a low level, the data can start to be transferred.
- The data is transferred from the MSB of each byte MSB First the data are shifted into a register at the rising edge of CLK.
- The input data is automatically loaded into a register for every 8-bits of input data. The sequence starts from the falling edge of the CSB signal.
- For the read mode, when CSB is low the DIO pin will change into an output mode after sending a read
  command code and read the start address setup value. If the MCU sets the CSB signal to a high level after
  receiving the output data, the DIO pin will be changed into an input mode and the read mode cycle will
  terminate.
- For the read mode the data will be output on the DIO pin at the falling edge of CLK.

#### **Write Operation**

## • Command Byte Transfer

1. Single Command Byte



2. Compound Command Byte



Rev. 1.22 51 November 15, 2021



# • Data Byte Transfer

1. Single Write RAM Data Operation



Note: If the input memory location has a value greater than the limit value the input memory location value will be invalid.

## 2. Page Write RAM Data Operation



Note: If the memory location exceeds the limit value, the memory pointer will return to 00H. The memory location limit values are shown as follows.

| Mode   | Duty    | Memory Location Limit Value |                        |     |           |                        |  |  |  |  |
|--------|---------|-----------------------------|------------------------|-----|-----------|------------------------|--|--|--|--|
| Wode   | Duty    | Display Data                | Display Data Fade Data |     | USEG Data | Matrix Display Masking |  |  |  |  |
| Binary | 1/1~1/8 | 1Bh                         | No support function    | 07h | 1Bh       | No support function    |  |  |  |  |
|        | 1/1     | 1Bh                         | 1Bh                    | 07h | 1Bh       | 1Bh                    |  |  |  |  |
|        | 1/2     | 3Bh                         | 3Bh                    | 07h | 1Bh       | 1Bh                    |  |  |  |  |
|        | 1/3     | 5Bh                         | 5Bh                    | 07h | 1Bh       | 1Bh                    |  |  |  |  |
| Cross  | 1/4     | 7Bh                         | 7Bh                    | 07h | 1Bh       | 1Bh                    |  |  |  |  |
| Gray   | 1/5     | 9Bh                         | 9Bh                    | 07h | 1Bh       | 1Bh                    |  |  |  |  |
|        | 1/6     | BBh                         | BBh                    | 07h | 1Bh       | 1Bh                    |  |  |  |  |
|        | 1/7     | DBh                         | DBh                    | 07h | 1Bh       | 1Bh                    |  |  |  |  |
|        | 1/8     | FBh                         | FBh                    | 07h | 1Bh       | 1Bh                    |  |  |  |  |

Rev. 1.22 52 November 15, 2021



#### **Read Operation**

- 1. The data must be read in byte units.
- 2. It is recommended that the host controller should read in the data from the DIO line between the rising edge of the CLK line and the falling edge of the next CLK line.

## • Single Read RAM Data Operation



Note: If the input memory location value is greater than the limit value, the input memory location value will be invalid.

#### • Page Read RAM Data Operation



Note: If the memory location exceeds the limit value, the memory pointer will return to 00H. The memory location limit values are shown below.

| Mode   | Mode Duty |              | Memory Location Limit Value |           |           |                        |  |  |  |  |  |
|--------|-----------|--------------|-----------------------------|-----------|-----------|------------------------|--|--|--|--|--|
| Wode   | Duty      | Display Data | Fade Data                   | UCOM Data | USEG Data | Matrix Display Masking |  |  |  |  |  |
| Binary | 1/1~1/8   | 1Bh          | No support function         | 07h       | 1Bh       | No support function    |  |  |  |  |  |
|        | 1/1       | 1Bh          | 1Bh                         | 07h       | 1Bh       | 1Bh                    |  |  |  |  |  |
|        | 1/2       | 3Bh          | 3Bh                         | 07h       | 1Bh       | 1Bh                    |  |  |  |  |  |
|        | 1/3       | 5Bh          | 5Bh                         | 07h       | 1Bh       | 1Bh                    |  |  |  |  |  |
| 0      | 1/4       | 7Bh          | 7Bh                         | 07h       | 1Bh       | 1Bh                    |  |  |  |  |  |
| Gray   | 1/5       | 9Bh          | 9Bh                         | 07h       | 1Bh       | 1Bh                    |  |  |  |  |  |
|        | 1/6       | BBh          | BBh                         | 07h       | 1Bh       | 1Bh                    |  |  |  |  |  |
|        | 1/7       | DBh          | DBh                         | 07h       | 1Bh       | 1Bh                    |  |  |  |  |  |
|        | 1/8       | FBh          | FBh                         | 07h       | 1Bh       | 1Bh                    |  |  |  |  |  |

1. Read register status format is as follows



Note: 1. The display data must be read in byte units.

2. If the register location exceeds the limit value, the register pointer will return to the first one. The register location has a limit value of 20.

Rev. 1.22 53 November 15, 2021



#### 2. Read flag status format is as follows



#### I<sup>2</sup>C Serial Interface

The HT16D35B device includes an I<sup>2</sup>C serial interface.

The I<sup>2</sup>C bus is a bidirectional, two-line communication link between different ICs or modules. The two lines are a serial data line, SDA, and a serial clock line, SCL. Both lines are connected to a positive supply via a pull-up resistor, typically a value of  $10k\Omega$  for a frequency of 100kHz. When the bus is free both lines are high. The output stages of any devices connected to the bus must have open-drain or open-collector types in order to implement a wired or function. Data transfer is initiated only when the bus is not busy.

#### **Data Validity**

The data on the SDA line must be stable during the clock high period. The high or low state of the data line can only change state when the clock signal on the SCL line is low as shown in the accompanying diagram.



#### **START and STOP Conditions**

- A high to low transition on the SDA line while SCL is high defines a START condition.
- A low to high transition on the SDA line while SCL is high defines a STOP condition.
- START and STOP conditions are always generated by the master. The bus is considered to be busy after the START condition. The bus is considered to be free again a certain time after the STOP condition.
- The bus remains busy if a repeated START (Sr) is generated instead of a STOP condition. The START(S) and repeated START (Sr) conditions are functionally identical.



Rev. 1.22 54 November 15, 2021



#### **Byte Format**

Every byte put on the SDA line must be 8-bits long. The number of bytes that can be transmitted per transfer is unrestricted. Each byte has to be followed by an acknowledge bit. Data is transferred with the most significant bit (MSB) first.



#### Acknowledge

- Each byte of eight bit length is followed by one acknowledge bit. This acknowledge bit is a low level placed on the bus by the receiver. The master generates an extra acknowledge related clock pulse.
- · A slave receiver which is addressed must generate an acknowledge, ACK, after the reception of each byte.
- The device that provides an acknowledge must pull down the SDA line during the acknowledge clock pulse so that it remains at a stable low level during the high period of this clock pulse.
- A master receiver must signal an end of data to the slave by generating a not-acknowledge, NACK, bit on the
  last byte that has been clocked out of the slave. In this case, the master receiver must leave the data line high
  during the 9th pulse so as to not acknowledge. The master will generate a STOP or a repeated START condition.



### Slave Addressing

- The device requires an 8-bit slave address word following a start condition to enable the device for a write operation. The device address word consist of a mandatory one, zero sequence for the first four most significant bits. Refer to the diagram showing the slave Address. This is common to all LED devices.
- The slave address byte is the first byte received following the START condition from the master device. The first seven bits of the first byte make up the slave address. The eighth bit defines whether a read or write operation is to be performed. When the R/W bit is "1", then a read operation is selected. A "0" selects a write operation.
- The address bits are "1, 1, 0, 1, 0, 0, A0". When an address byte is sent, the device compares the first seven bits after the START condition. If they match, the device outputs an Acknowledge on the SDA line.



Rev. 1.22 55 November 15, 2021



#### **Write Operation**

#### Single Command Byte

A byte write operation requires a START condition, a slave address with a R/W bit, a command (1st) and a STOP condition for a single command byte.



Single Command Byte

#### Compound Command Byte

A byte write operation requires a START condition, a slave address with a R/W bit, a command (1st), one or more register byte commands (2nd~nth) and a STOP condition for a compound command byte.



**Compound Command Byte** 

#### Single Write RAM Data Byte Operation

If the input memory location value is greater than the limit value, the input memory location value will be invalid.

Following a START condition, the slave address and R/W bit is placed on the bus. Then follows the display data address setup command code (1st). The address pointer (An) is then written to the address pointer (2nd) and then valid data and a STOP condition for a compound write single data byte.



Note: If the input memory location value is greater than the limit value, the input memory location value will be invalid.

#### • Page Write RAM Data Operation

Following a START condition the slave address along with the R/W bit is placed on the bus along with the display data address setup command code (1st) and the address pointer, An, (2nd). The data to be written to the memory is next, after which the internal address pointer is incremented to the next address location on the reception of an acknowledge clock.



Rev. 1.22 56 November 15, 2021



If memory location exceeds limit value, the memory pointer will return to 00H. The limit value of Memory location is shown as below:

| Mode   | Duty    | Memory Location Limit Value |                     |           |           |                        |  |
|--------|---------|-----------------------------|---------------------|-----------|-----------|------------------------|--|
|        |         | Display Data                | Fade Data           | UCOM Data | USEG Data | Matrix Display Masking |  |
| Binary | 1/1~1/8 | 1Bh                         | No support function | 07h       | 1Bh       | No support function    |  |
| Gray   | 1/1     | 1Bh                         | 1Bh                 | 07h       | 1Bh       | 1Bh                    |  |
|        | 1/2     | 3Bh                         | 3Bh                 | 07h       | 1Bh       | 1Bh                    |  |
|        | 1/3     | 5Bh                         | 5Bh                 | 07h       | 1Bh       | 1Bh                    |  |
|        | 1/4     | 7Bh                         | 7Bh                 | 07h       | 1Bh       | 1Bh                    |  |
|        | 1/5     | 9Bh                         | 9Bh                 | 07h       | 1Bh       | 1Bh                    |  |
|        | 1/6     | BBh                         | BBh                 | 07h       | 1Bh       | 1Bh                    |  |
|        | 1/7     | DBh                         | DBh                 | 07h       | 1Bh       | 1Bh                    |  |
|        | 1/8     | FBh                         | FBh                 | 07h       | 1Bh       | 1Bh                    |  |

#### **Read Operation**

In this mode, the master reads the device data after setting the slave address. Following the R/W bit, which is zero, and the acknowledge bit, then follows the address setting command code (1st). After this is the address pointer (An) which is written to the address pointer (2nd). Following this is the START condition and slave address, followed by a R/W bit which is high. The addressed data is then transmitted. The address pointer is only incremented on reception of an acknowledge clock. The device will place the data at address An+1 onto the bus. The master reads and acknowledges the new byte and the address pointer is incremented to "An+2". If only a read command is sent to the I<sup>2</sup>C interface, then dummy data is transmitted. This cycle for reading consecutive addresses will continue until the master sends a NACK and STOP condition.

## • Single Read RAM Data Operation



#### Page Read RAM Data Operation



Note: 1. The cycle to read consecutive addresses will continue until the master sends a NACK and STOP condition.

2. If a memory location exceeds the limit value, the memory pointer will return to 00H. The memory location limit values are shown as follows.

Rev. 1.22 57 November 15, 2021



| Mode   | Duty    | Memory Location Limit Value |                     |           |           |                        |  |
|--------|---------|-----------------------------|---------------------|-----------|-----------|------------------------|--|
|        |         | Display Data                | Fade Data           | UCOM Data | USEG Data | Matrix Display Masking |  |
| Binary | 1/1~1/8 | 1Bh                         | No support function | 07h       | 1Bh       | No support function    |  |
|        | 1/1     | 1Bh                         | 1Bh                 | 07h       | 1Bh       | 1Bh                    |  |
| Gray   | 1/2     | 3Bh                         | 3Bh                 | 07h       | 1Bh       | 1Bh                    |  |
|        | 1/3     | 5Bh                         | 5Bh                 | 07h       | 1Bh       | 1Bh                    |  |
|        | 1/4     | 7Bh                         | 7Bh                 | 07h       | 1Bh       | 1Bh                    |  |
|        | 1/5     | 9Bh                         | 9Bh                 | 07h       | 1Bh       | 1Bh                    |  |
|        | 1/6     | BBh                         | BBh                 | 07h       | 1Bh       | 1Bh                    |  |
|        | 1/7     | DBh                         | DBh                 | 07h       | 1Bh       | 1Bh                    |  |
|        | 1/8     | FBh                         | FBh                 | 07h       | 1Bh       | 1Bh                    |  |

#### **Read Register Status**

In this mode, the master reads the device data after setting the slave address. Following the R/W bit, which is zero, and the acknowledge bit, then follows the read status setup command code. Next is the START condition and slave address, followed by a R/W bit which is high. The addressed data is then transmitted.

1. Read register status format is as follows



Note: If the register location exceeds the limit value, the register pointer will return to the 1st value. The register location limit value is 20th address. The cycle for reading consecutive addresses will continue until the master sends a NACK and STOP condition.

2. Read flag status format is as follows



Rev. 1.22 58 November 15, 2021



# **Power Supply Sequence**

- If the power is individually supplied on the LED\_VDD and VDD pins, it is strongly recommended to follow the Holtek power supply sequence requirement.
- If the power supply sequence requirement is not followed, it may result in malfunctions.

Holtek Power Supply Sequence Requirement.

1. Power-on sequence:

Turn on the logic power supply  $V_{DD}$  first and then turn on the LED driver power supply LED  $V_{DD}$ .

- 2. Power-off sequence:
  - Turn off the LED driver power supply LED\_ $V_{DD}$  first and then turn off the logic power supply  $V_{DD}$ .
- 3. The Holtek Power Supply Sequence Requirement must be followed no matter whether the LED\_ $V_{DD}$  voltage is higher than the  $V_{DD}$  voltage or not.
- When the LED  $V_{DD}$  voltage is smaller than or is equal to the  $V_{DD}$  voltage application



- When the LED\_ $V_{\text{DD}}$  voltage is greater than the  $V_{\text{DD}}$  voltage application



Rev. 1.22 59 November 15, 2021



# **Operation Flow Chart**

Access procedures are illustrated below by means of flowcharts.

#### Initialisation



Rev. 1.22 60 November 15, 2021



• Display Data Read/Write - Address Setting



#### UCOM RAM Data Write



Rev. 1.22 61 November 15, 2021



# **Application Circuits**

# **LED Matrix Circuit**



LED Display - 28 ROW × 8 COM

# **Single LED IC Application**

- 28 ROW × 8 COM Example: P-MOS Open Drain Output
  - 1. Disable direct port function





Rev. 1.22 62 November 15, 2021



# 2. Enable direct port function



# • 28 ROW × 8 COM Example: N-MOS Open Drain Output and COM with Transistor Buffer

1. Disable direct port function



Note: The R resistor values depend upon the LED power consumption.

# 2. Enable direct port function



Note: The R resistor values depend upon the LED power consumption.

Rev. 1.22 63 November 15, 2021



## **Cascade Function**

# **LED Application – P-MOS Open Drain Output**

Example 1: SPI 3-wire serial bus



Note: Cascading can also be implemented using software. Users must set the master in the master mode and the slave in the slave mode using commands. The CSB pin must be connected to the MCU individually for independent read and write.

Rev. 1.22 64 November 15, 2021



Example 2: I<sup>2</sup>C serial bus



Note: Cascading can also be implemented using software. Users must set the master in the master mode and the slave in the slave mode using commands. The CSB pin must be connected to the MCU individually for independent read and write.

Rev. 1.22 65 November 15, 2021



## **LED Application – N-MOS Open Drain Output**

Example 1: COM with transistor buffer for SPI 3-wire serial bus



Note: 1. Cascading can also be implemented using software. Users must set the master in the master mode and the slave in the slave mode using commands. The CSB pin must be connected to the MCU individually for independent read and write.

2. The R resistor values depend upon the LED power consumption.

Rev. 1.22 66 November 15, 2021



Example 2: COM with transistor buffer for I<sup>2</sup>C serial bus



Note: 1. Cascading can also be implemented using software. Users must set the master in the master mode and the slave in the slave mode using commands. The CSB pin must be connected to the MCU individually for independent read and write.

2. The R resistor values depend upon the LED power consumption.

Rev. 1.22 67 November 15, 2021



## **Cascade Control Flow**

Access procedures are illustrated below using flowcharts.





# **Package Information**

Note that the package information provided here is for consultation purposes only. As this information may be updated at regular intervals users are reminded to consult the <u>Holtek website</u> for the latest version of the <u>Package/Carton Information</u>.

Additional supplementary information with regard to packaging is listed below. Click on the relevant section to be transferred to the relevant website page.

- Further Package Information (include Outline Dimensions, Product Tape and Reel Specifications)
- Packing Meterials Information
- Carton information

Rev. 1.22 69 November 15, 2021



# 48-pin LQFP-EP (7mm×7mm) Outline Dimensions



| Cumhal | Dimensions in inch |           |       |  |  |
|--------|--------------------|-----------|-------|--|--|
| Symbol | Min.               | Nom.      | Max.  |  |  |
| А      | _                  | 0.354 BSC | _     |  |  |
| В      | _                  | 0.276 BSC | _     |  |  |
| С      | _                  | 0.354 BSC | _     |  |  |
| D      | _                  | 0.276 BSC | _     |  |  |
| D2     | 0.079              | _         | _     |  |  |
| E      | _                  | 0.020 BSC | _     |  |  |
| E2     | 0.079              | _         | _     |  |  |
| F      | 0.007              | 0.009     | 0.011 |  |  |
| G      | 0.053              | 0.055     | 0.057 |  |  |
| Н      | _                  | _         | 0.063 |  |  |
| l      | 0.002              | _         | 0.006 |  |  |
| J      | 0.018              | 0.024     | 0.030 |  |  |
| K      | 0.004              | _         | 0.008 |  |  |
| α      | 0°                 | _         | 7°    |  |  |

| Symbol | Dimensions in mm |          |      |  |  |
|--------|------------------|----------|------|--|--|
| Symbol | Min.             | Nom.     | Max. |  |  |
| A      | _                | 9.00 BSC | _    |  |  |
| В      | _                | 7.00 BSC | _    |  |  |
| С      | _                | 9.00 BSC | _    |  |  |
| D      | _                | 7.00 BSC | _    |  |  |
| D2     | 2.00             | _        | _    |  |  |
| E      | _                | 0.50 BSC | _    |  |  |
| E2     | 2.00             | _        | _    |  |  |
| F      | 0.17             | 0.22     | 0.27 |  |  |
| G      | 1.35             | 1.40     | 1.45 |  |  |
| Н      | _                | _        | 1.60 |  |  |
| I      | 0.05             | _        | 0.15 |  |  |
| J      | 0.45             | 0.60     | 0.75 |  |  |
| K      | 0.09             | _        | 0.20 |  |  |
| α      | 0°               | _        | 7°   |  |  |

Rev. 1.22 70 November 15, 2021



# Copyright<sup>©</sup> 2021 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.

Rev. 1.22 71 November 15, 2021