# AD145A4 Datasheet

# Zhuhai Jieli Technology Co.,LTD

Version: V1.1

Date: 2023.03.20

Copyright © Zhuhai Jieli Technology Co.,LTD. All rights reserved.

### **AD145A4 Features**

#### **CPU Core**

32-bit CPU,the highest frequency is 160MHz

#### **Clock Source**

- RC Clock frequency about 16MHz
- LRC( low power RC) clock frequency about 32KHz
- HTC( low drift internal high frequency RC)clock frequency is 5MHz

#### Digital I/O

- 16 programmable digital I/O pins
- USB DP/DM can be configured to normal I/O pins
- General the IO supports pull-up(10k),pull-down(60k), strong,weak output,input and high impedance
- Up to 8 external interrupt/wake-up source(low power available,can be multiplexed to any I/O, with hardware filter)
- Input channel and Output channel, provide arbitrary IO input and output options for some modules

#### Digital peripherals

- One Full Speed USB 1.1 PHY
- Two UART Controllers(UART0/1)
  UART1 supports DMA and Flow Control
- Two SPI Controllers with DMA(SPI0/1) support master mode and slave mode.

- One Spi Flash Controller to run code
- Built-in SPI flash
- I2S audio interface
- Two 16-bit Asynchronous Divider Timers
- One IIC Controller
- Four channel PWM output
- 0.5 watt Class-D audio amplifier output
- Infrared remote control decoder
- Watchdog

#### **Analog Peripherals**

- MIC amplifier circuit
- Two analog audio input channels
- 10-bit high precision ADC
- 16-bit high precision ADC (mainly as recording)
- 16-bit high precision DAC
- Low voltage protection
- Power on reset

#### **Operating Conditions**

- Working voltage
  VBAT: 2.0v 5.5v
  - VDDIO: 2.0v 3.4v
- Operating Temperature: -40°C to +85°C

#### Package

QSOP24

#### Application

- Sound Toy
- Audio player

### 1. Pin Definition

### 1.1 Pin Assignment



Figure 1-1 AD145A4\_QSOP24 Package Diagram

### 1.2 Pin Description

Table 1-1 AD145A4\_QSOP24 Pin Description

| PIN<br>NO. | Name     | Туре     | Drive<br>(mA) | Function          | Description                       |
|------------|----------|----------|---------------|-------------------|-----------------------------------|
|            |          |          |               |                   | I2S_MCLK:Audio Link Master Clock; |
| 1          | PA6      | I/O      | 8/64          | GPIO              | SPI1DIC:SPI1 Data In(C);          |
|            |          |          |               |                   | SD0DATD:SD0 Data(D);              |
|            |          |          |               |                   | ADC7:ADC Input Channel 7;         |
|            |          |          |               | j)                | SPI0DAT3:SPI0 Data Out3           |
|            |          |          |               |                   | SPI1DOC:SPI1 Data Out(C);         |
| 2          | PA5      | I/O      | 8/64          | GPIO              | SD0CMDC:SD0 Command(C);           |
| 2          | IAS      | 1/0      | 0/04          | drio              | SD0CMDD:SD0 Command(D);           |
|            |          |          |               |                   | UART0RXA:Uart0 Data In(A);        |
|            |          |          |               |                   | I2C_SDA(C);                       |
|            |          |          |               |                   | PWM1:PWM Channel1 Output;         |
|            |          |          |               |                   | ADC6:ADC Input Channel 6;         |
|            |          |          |               |                   | SPI0DAT2:SPI0 Data 2;             |
|            |          |          |               |                   | SPI1CLKC:SPI1 Clock(C);           |
|            |          |          | /             |                   | SD0CLKC:SD0 Clock(C);             |
| 3          | PA4      | I/O      | 8/64          |                   | SD0CLKD:SD0 Clock(D);             |
|            |          |          |               |                   | UART0TXA:Uart0 Data Out(A);       |
|            |          |          |               |                   | I2C_SCL(C);                       |
|            |          |          |               |                   | TMR2:Timer2 Clock In;             |
|            |          |          |               | <b>Y</b>          | PWM0:PWM Channel0 Output;         |
|            |          |          |               | 7 /               | ADC5:ADC Input Channel 5;         |
|            |          |          |               | Han M. D.         | SPI1DOA:SPI1 Data Out(A);         |
| 4          | USBDM    | I/O      | 10            | USB Negative Data | SD0DATC:SD0 Data(C);              |
| \          | <b>A</b> |          |               | (pull down)       | UART1TXA:Uart1 Data Out(A);       |
|            |          | Y        |               |                   | I2C_SDA(A);                       |
|            |          |          |               |                   | ADC4:ADC Input Channel 4;         |
|            | Habbb    | 1/0      | 10            | USB Positive Data | SPI1CLKA:SPI1 Clock(A);           |
| 5          | USBDP    | I/O      | 10            | (pull down)       | UART1RXA:Uart1 Data In(A);        |
|            | , ,      |          |               |                   | I2C_SCL(A);                       |
| D'         |          |          |               |                   | ADC3:ADC Input Channel 3;         |
|            |          |          |               |                   | SPI0DIB(1):SPI0 Data1 In(B);      |
|            |          | <b>.</b> |               | anva .            | SPI1DIA:SPI1 Data In(A);          |
| 6          | PA3      | I/O      | 8/64          | GPIO              | SD0DATA:SD0 Data(A);              |
|            |          |          |               |                   | PWM2L;                            |
|            |          |          |               |                   | MCAP0:Motor Timer0 Capture;       |

| 7  | PA2     | I/O | 8/64  | GPIO      | ADC2:ADC Input Channel 2;<br>SPI0DOB(0):SPI0 Data0 Out(B);<br>SD0CMDA:SD0 Command(A);<br>I2C_SDA(B); |
|----|---------|-----|-------|-----------|------------------------------------------------------------------------------------------------------|
| -  |         |     |       |           | PWM2H;                                                                                               |
|    |         |     |       |           | ADC1:ADC Input Channel 1;                                                                            |
|    |         |     |       |           | SPI0CLKB:SPI0 Clock(B);                                                                              |
| 8  | PA1     | I/O | 8/64  | GPIO      | SD0CLKA:SD0 Clock(A);                                                                                |
|    |         | 100 |       |           | UART0RXB:Uart0 Data In(B);                                                                           |
|    |         |     |       |           | I2C_SCL(B);                                                                                          |
|    |         |     |       | /         | CAP2:Timer2 Capture;                                                                                 |
|    |         |     |       | GPIO      | Long Press Reset;                                                                                    |
|    | PA0     | I/O | 8/64  | (pull up) | ADC0:ADC Input Channel 0;                                                                            |
| 9  |         |     |       | d T)      | UART0TXB:Uart0 Data Out(B);                                                                          |
|    | PA15    | I/O | 8/64  | GPIO      | ADC12:ADC Input Channel 12;                                                                          |
|    |         | 2.0 | 0, 0. | Sile      | MIC_LDO:Microphone Power Output;                                                                     |
| 10 | PA14    | I/O | 8/64  | GPIO      | ADC11:ADC Input Channel 11;                                                                          |
|    | 17111   | 1.0 | 0/01  | GHO       | AUX1:Analog Channel 1 Input;                                                                         |
|    |         |     |       |           | ADC10:ADC Input Channel 10;                                                                          |
| 11 | 11 PA13 | I/O | 8/64  | GPIO      | AUX0:Analog Channel 0 Input;                                                                         |
|    | IAIS    |     |       |           | MIC_BIAS:Microphone Bias Output;                                                                     |
|    |         |     |       |           | CAP0:Timer0 Capture                                                                                  |
| 12 | PB1     | I/O | 8/64  | GPIO      | MIC_IN: MIC Input Channel;                                                                           |
| 13 | AGND    | G   |       |           | Analog Ground;                                                                                       |
|    |         |     |       |           | DAC:Analog Audio Output;                                                                             |
| 14 | PB0     | I/O | 8/64  | GPIO      | ADC13:ADC Input Channel 13;                                                                          |
|    |         |     |       |           | LVD:Low Voltage Detect;                                                                              |
| 15 | VDDIO   | P   | /     |           | GPIO Power;                                                                                          |
| 16 | VBAT    | P   | /     |           | Battery Power Supply;                                                                                |
| 17 | GND     | G   | /     |           | Digital Ground;                                                                                      |
| 18 | DACPO   | 0   | 1     |           | Class-D APA Positive Output;                                                                         |
| 19 | DACNO   | О   | /     |           | Class-D APA Negative Output;                                                                         |
|    | >       |     |       |           | I2S_LRCK:Audio Link Word Select:                                                                     |
| 20 | DA 12   | 1/0 | 0/64  | CNIC      | SPI1DOB:SPI1 Data Out(B);                                                                            |
| 20 | PA12    | I/O | 8/64  | GPIO      | SD0CMDB:SD0 Command(B);                                                                              |
|    |         |     |       |           | MCAP3:Motor Timer3 Capture;                                                                          |
|    |         |     |       |           | ADC9:ADC Input Channel 9;                                                                            |
|    |         |     |       |           | I2S_SCLK:Audio Link Serial Clock;                                                                    |
| 21 | PA11    | I/O | 8/64  | GPIO      | SPI1CLKB:SPI1 Clock(B);                                                                              |
|    |         |     |       |           | SD0CLKB:SD0 Clock(B);                                                                                |
|    |         |     |       |           | MCAP2:Motor Timer2 Capture;                                                                          |
|    |         |     |       |           |                                                                                                      |

| 22 | PA10 | I/O | 8/64 | GPIO                                 | ADC8:ADC Input Channel 8; I2S_DAT3:Audio Link Data3; SPI1DIB:SPI1 Data In(B); SD0DATB:SD0 Data(B); TMR1:Timer1 Clock In; MCAP1:Motor Timer1 Capture; |
|----|------|-----|------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23 | PA9  | I/O | 8    | GPIO<br>(High Voltage<br>Resistance) | I2S_DAT2:Audio Link Data2; UART1TXB:Uart1 Data Out(B); UART1RXB:Uart1 Data In(B); I2C_SDA(D); CAP1:Timer1 Capture; PWM3:PWM Channel3 Output;         |
| 24 | PA8  | I/O | 8    | GPIO<br>(High Voltage<br>Resistance) | I2S_DAT1:Audio Link Data1; I2C_SCL(D); TMR0:Timer0 Clock In; PWM2:PWM Channel2 Output; OSCI:Crystal Oscillator Input;                                |

## 2. Electrical Characteristics

### 2.1 Absolute Maximum Ratings

Table 2-1

| Symbol               | Parameter             | Min  | Max  | Unit |
|----------------------|-----------------------|------|------|------|
| Tamb                 | Ambient Temperature   | -40  | +85  | °C   |
| Tstg                 | Storage temperature   | -65  | +150 | °C   |
| VBAT                 | Supply Voltage        | -0.3 | 5.5  | V    |
| V <sub>VDDIO33</sub> | 3.3V IO Input Voltage | -0.3 | 3.6  | V    |

Note: The chip can be damaged by any stress in excess of the absolute maximum ratings listed below.

### 2.2 PMU Characteristics

Table 2-2

| Symbol      | Parameter       | Min | Тур | Max | Unit | Test Conditions            |
|-------------|-----------------|-----|-----|-----|------|----------------------------|
| VBAT        | Voltage Input   | 2.0 | 3.7 | 5.5 | V    | _                          |
| $V_{VDDIO}$ | Voltage output  | 2.0 | 3.0 | 3.4 | V    | VBAT = 3.7V, 100mA loading |
| $I_{VDDIO}$ | Loading current | ı   | -   | 100 | mA   | VBAT=3.7V                  |

### 2.3 IO Input/Output Electrical Logical Characteristics

Table 2-3

| IO input ch     | aracteristics                | Y             |     |            |      |                        |  |
|-----------------|------------------------------|---------------|-----|------------|------|------------------------|--|
| Symbol          | Parameter                    | Min           | Тур | Max        | Unit | <b>Test Conditions</b> |  |
| $V_{IL}$        | Low-Level Input<br>Voltage   | -0.3          | /-/ | 0.3* VDDIO | V    | VDDIO = 3.3V           |  |
| $ m V_{IH}$     | High-Level Input<br>Voltage  | 0.7*<br>VDDIO | /_  | VDDIO+0.3  | V    | VDDIO = 3.3V           |  |
| IO output c     | IO output characteristics    |               |     |            |      |                        |  |
| V <sub>OL</sub> | Low-Level Output<br>Voltage  | _             | _   | 0.33       | V    | VDDIO = 3.3V           |  |
| V <sub>OH</sub> | High-Level Output<br>Voltage | 2.7           | -   | _          | V    | VDDIO = 3.3V           |  |

### 2.4 Internal Resistor Characteristics

Table 2-4

| Port                          | General<br>Output | High<br>Drive | Internal<br>Pull-Up<br>Resistor | Internal<br>Pull-Down<br>Resistor | Comment                                        |
|-------------------------------|-------------------|---------------|---------------------------------|-----------------------------------|------------------------------------------------|
| PA0~PA6、                      |                   |               |                                 |                                   |                                                |
| PA10~PA15、<br>PB0、PB1         | 8mA               | 64mA          | 10K                             | 60K                               | 1. PA0 default pull up 2. USBDM & USBDP        |
| PA8、PA9<br>(high voltage I/O) | 8mA               | -             | 10K                             | 60K                               | default pull down 3 internal pull-up/pull-down |
| USBDP                         | 10mA              | _             | 1.5K                            | 15K                               | resistance accuracy ±20%                       |
| USBDM                         | 10mA              | -             | 180K                            | 15K                               |                                                |

### 2.5 Audio DAC(PB0) Characteristics

Table 2-5

| Parameter          | Min  | Тур  | Max        | Unit | Test Conditions        |
|--------------------|------|------|------------|------|------------------------|
| Frequency Response | 20   | _    | 16K        | Hz   | 11/11 /0 1D            |
| THD+N              | _ // | -65  | 1-1-       | dB   | 1KHz/0dB               |
| S/N                | _    | 95   | \ <u>-</u> | dB   | 100kohm loading        |
| Output Swing       | _/   | 0.54 |            | Vrms | With A-Weighted Filter |
|                    |      |      | 1          |      | 1KHz/-60dB             |
| Dynamic Range      | _ <  | 92   | _          | dB   | 100kohm loading        |
|                    |      |      |            |      | With A-Weighted Filter |
| Output Resistance  | _    | 8.3  | _          | K    | _                      |

## 2.6 Audio ADC Characteristics

Table 2-6

| Parameter     | Min | Тур | Max | Unit | <b>Test Conditions</b>  |
|---------------|-----|-----|-----|------|-------------------------|
| Dynamic Range | 1   | 75  | _   | dB   | 1KHz/210mVrms           |
| S/N           | -   | 79  | _   | dB   | line mode :6dB with cap |
| THD+N         | -   | -70 | _   | dB   | PGAIS=2                 |

## 3. Package Information

### 3.1 QSOP24



Figure 3-1. AD145A4\_QSOP24 Package

## 4. Revision History

| Date       | Revision | Description      |
|------------|----------|------------------|
| 2021.03.09 | V1.0     | Initial Release  |
| 2023.03.20 | V1.1     | Modify Features. |
|            |          |                  |

