# AD156A0 Datasheet

# Zhuhai Jieli Technology Co.,LTD

Version: V1.1

Date: 2023.03.23

Copyright © Zhuhai Jieli Technology Co.,LTD. All rights reserved.

## **AD156A0 Features**

#### **CPU Core**

- 32-bit CPU,Built-in ICACH, can be connected to Flash for expansion of code
- The main frequency is up to 120MHz

#### **Clock Source**

- RC Clock frequency about 16MHz
- LRC clock frequency about 200KHz,Accuracy ±1% at -40°C to +85°C

#### Digital I/O

- Up to 28 programmable digital I/O pins
- General the IO supports pull-up(10k),pull-down(60k), strong,weak output,input and high impedance
- Up to 12 external interrupt/wake-up source(low power available,can be multiplexed to any I/O, with hardware filter)
- Input channel and Output channel, provide arbitrary IO input and output options for some modules

#### Digital peripherals

- Two UART Controllers(UART0/1) supports DMA and Flow Control
- Two SPI Controllers with DMA(SPI0/1) support master mode and slave

mode,SPI0 support 4bit,SPI1support 2bit

- One SD host controller
- Three 32-bit Asynchronous Divider Timers
- One IIC Controller
- Four channel PWM output
- Infrared remote control decoder
- Watchdog

#### **Analog Peripherals**

- 0.5 watt Class-D audio amplifier output
- 14 channel 10-bit high precision ADC
- Low voltage protection
- Power on reset

#### **Operating Conditions**

- Working voltage
  - VBAT: 2.0v 5.5v
  - VDDIO: 2.0v 3.4v
- Soft-off current is 2uA
- Operating Temperature: -40°C to +85°C

### Package

QFN32(4mm\*4mm)

#### **Application**

- Sound Toy
- Audio player
- Universal Microcontroller

## 1 Pin Definition

### 1.1 Pin Assignment



Figure 1-1 AD156A0\_QFN32 Package Diagram

## 1.2 Pin Description

Table 1-1 AD156A0\_QFN32 Pin Description

| PIN<br>NO. | Name  | Туре | Drive (mA) | Function                                 | Description                                                                                                                              |
|------------|-------|------|------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | PA1   | I/O  | 8/64       | GPIO                                     | ADC1:ADC Input Channel 1;  SPI0CLKB:SPI0 Clock(B);  SD0CLKA:SD0 Clock(A);  UART0RXB:Uart0 Data In(B);  I2C_SCL(B);  CAP2:Timer2 Capture; |
| 2          | PA0   | I/O  | 8/64       | GPIO (pull up)                           | Long Press Reset; ADC0:ADC Input Channel 0; UART0TXB:Uart0 Data Out(B);                                                                  |
| 3          | VDDIO | Р    | /          |                                          | Digital Power; (Internal linear regulator output)                                                                                        |
| 4          | VBAT  | P    | /          |                                          | Battery Power Supply;                                                                                                                    |
| 5          | DACP  | О    | /          |                                          | Class-D APA Positive Output;                                                                                                             |
| 6          | DACN  | О    | /          | 40                                       | Class-D APA Negative Output;                                                                                                             |
| 7          | PB11  | I/O  | 8          | GPIO (High Voltage Resistance)           | OSCIB:Crystal Oscillator Input(B);                                                                                                       |
| 8          | PB10  | I/O  | 8          | GPIO (pull up) (High Voltage Resistance) | MCLR(0 effective);                                                                                                                       |
| 9          | PB9   | I/O  | 8          | GPIO<br>(High Voltage Resistance)        | SPI1DOD:SPI1 Data Out(D);  UART1TRXB:Uart1 Data In/Out(B);  I2C_SDA(D);  CAP1:Timer1 Capture;                                            |
| 10         | PB8   | I/O  | 8          | GPIO (High Voltage Resistance)           | SPI1CLKD:SPI1 Clock(D); I2C_SCL(D); OSCIA:Crystal Oscillator Input(A);                                                                   |
| 11         | PB7   | I/O  | 8/64       | GPIO                                     | SPI1DID:SPI1 Data In(D);                                                                                                                 |
| 12         | PB6   | I/O  | 8/64       | GPIO                                     | SD0DATC:SD0 Data(C);                                                                                                                     |
| 13         | PB5   | I/O  | 8/64       | GPIO                                     | ADC13:ADC Input Channel 13;<br>SD0CMDC:SD0 Command(C);                                                                                   |
| 14         | PB4   | I/O  | 8/64       | GPIO                                     | ADC12:ADC Input Channel 12;<br>SD0CLKC:SD0 Clock(C);                                                                                     |
| 15         | PB3   | I/O  | 8/64       | GPIO                                     | TDM_MCLK;                                                                                                                                |
| 16         | PB2   | I/O  | 8/64       | GPIO                                     | SPI1DIA:SPI1 Data In(A); SD0DATB:SD0 Data(B); TDM_DAT;                                                                                   |

|    |                  |          |          |             | 1                             |
|----|------------------|----------|----------|-------------|-------------------------------|
|    |                  |          |          |             | ADC11:ADC Input Channel 11;   |
|    |                  |          |          | GPIO        | SPI1DOA:SPI1 Data Out(A);     |
| 17 | PB1              | I/O      | 8/64     | (pull down) | SD0CMDB:SD0 Command(B);       |
|    |                  |          |          | (Pan down)  | I2C_SDA(A);                   |
|    |                  |          |          |             | TDM_SYN;                      |
|    |                  |          |          |             | ADC10:ADC Input Channel 10;   |
|    |                  |          |          | GPIO        | SPI1CLKA:SPI1 Clock(A);       |
| 18 | PB0              | I/O      | 8/64     | (pull down) | SD0CLKB:SD0 Clock(B);         |
|    |                  |          |          | (pull down) | I2C_SCL(A);                   |
|    |                  |          |          |             | TDM_CLK;                      |
|    |                  |          |          |             | ADC9:ADC Input Channel 9;     |
| 19 | PA15             | I/O      | 8/64     | GPIO        | SPI1DOB:SPI1 Data Out(B);     |
|    |                  |          |          |             | MCAP3:Motor Timer3 Capture;   |
|    |                  |          |          |             | ADC8:ADC Input Channel 8;     |
| 20 | PA14             | I/O      | 8/64     | GPIO        | SPI1CLKB:SPI1 Clock(B);       |
| 20 | ГА1 <del>4</del> | 1/U      | 0/04     | GFIO        | CAP0:Timer0 Capture;          |
|    |                  |          |          |             | MCAP2:Motor Timer2 Capture;   |
|    |                  | I/O      | 8/64     |             | SPI1DIB:SPI1 Data In(B);      |
| 21 | PA13             |          |          | GPIO        | TMR1:Timer1 Clock In;         |
|    |                  |          |          | 1           | MCAP1:Motor Timer1 Capture;   |
| 22 | PA12             | I/O      | 8/64     | GPIO        | MPWM3:PWM Channel3 Output;    |
| 22 | DA 11            | 1/0      | 0/64     | CDIO        | TMR0:Timer0 Clock In;         |
| 23 | PA11             | I/O      | 8/64     | GPIO        | MPWM2:PWM Channel2 Output;    |
| 24 | PA10             | I/O      | 8/64     | GPIO        |                               |
| 25 | PD4              | I/O      | 8/64     | GPIO        | Flash Power Gate;             |
| 26 | PD2              | I/O      | 0161     | GPIO        | SPI0CSA:SPI0 Chip Select(A);  |
| 26 | PDZ              | I/O      | 8/64     | (pull up)   | SFCCSA:SFC Chip Select(A);    |
| 27 | DD1              | I/O      | 0/64     | CDIO        | SPI0DOA(0):SPI0 Data0 Out(A); |
| 27 | PD1              | I/O      | 8/64     | GPIO        | SFCDOA(0):SFC Data0 Out(A);   |
| 20 | DD0              | I/O      | 1/0 0/64 | CDIO        | SPI0CLKA:SPI0 Clock(A);       |
| 28 | PD0              | I/O      | 8/64     | GPIO        | SFCCLKA:SFC Clock(A);         |
|    |                  | <b>Y</b> | 200      |             | ADC5:ADC Input Channel 5;     |
| 29 | PA5              | I/O      | 8/64     | GPIO        | SPI0DAT3:SPI0 Data 3          |
|    |                  |          |          |             | UART1RXA:Uart1 Data In(A);    |
|    |                  |          |          |             | ADC4:ADC Input Channel 4;     |
|    |                  | T/0      | 0/54     | CNO         | SPI0DAT2:SPI0 Data 2;         |
| 30 | PA4              | I/O      | 8/64     | GPIO        | UART1TXA:Uart1 Data Out(A);   |
|    |                  |          |          |             | LVD:Low Voltage Detect;       |
|    |                  |          |          |             | LVD:Low Voltage Detect;       |

| 31  | PA3 | I/O | 8/64 | GPIO |  | ADC3:ADC Input Channe<br>SPI0DIB(1):SPI0 Data1 In<br>SD0DATA:SD0 Data(A);<br>CLKOUT;<br>PWM2(B);<br>MCAP0:Motor Timer0 Ca | (B);    |
|-----|-----|-----|------|------|--|---------------------------------------------------------------------------------------------------------------------------|---------|
| 32  | PA2 | I/O | 8/64 | GPIO |  | ADC2:ADC Input Channe<br>SPI0DOB(0):SPI0 Data0 C<br>SD0CMDA:SD0 Comman<br>I2C_SDA(B);<br>PWM2(A);                         | Out(B); |
| PAD | VSS | G   |      |      |  | Ground;                                                                                                                   |         |

## 2 Electrical Characteristics

### 2.1 Absolute Maximum Ratings

Table 2-1

| Symbol               | Parameter             | Min  | Max  | Unit |
|----------------------|-----------------------|------|------|------|
| Tamb                 | Ambient Temperature   | -40  | +85  | °C   |
| Tstg                 | Storage temperature   | -65  | +150 | °C   |
| VBAT                 | Supply Voltage        | -0.3 | 5.5  | V    |
| V <sub>VDDIO33</sub> | 3.3V IO Input Voltage | -0.3 | 3.6  | V    |

Note: The chip can be damaged by any stress in excess of the absolute maximum ratings listed below.

### 2.2 PMU Characteristics

Table 2-2

| Symbol               | Parameter       | Min | Тур | Max | Unit | Test Conditions            |
|----------------------|-----------------|-----|-----|-----|------|----------------------------|
| VBAT                 | Voltage Input   | 2.0 | 3.7 | 5.5 | V    | _                          |
| $V_{\mathrm{VDDIO}}$ | Voltage output  | 2.0 | 3.0 | 3.4 | V    | VBAT = 3.7V, 100mA loading |
| $I_{VDDIO}$          | Loading current | _/  | _   | 100 | mA   | VBAT=3.7V                  |

## 2.3 IO Input/Output Electrical Logical Characteristics

Table 2-3

| IO input cha      | racteristics                 | Y             |     |            |      |                 |  |  |  |
|-------------------|------------------------------|---------------|-----|------------|------|-----------------|--|--|--|
| Symbol            | Parameter                    | Min           | Тур | Max        | Unit | Test Conditions |  |  |  |
| $ m V_{IL}$       | Low-Level Input<br>Voltage   | -0.3          | _   | 0.3* VDDIO | V    | VDDIO = 3.3V    |  |  |  |
| $V_{ m IH}$       | High-Level Input<br>Voltage  | 0.7*<br>VDDIO | -   | VDDIO+0.3  | V    | VDDIO = 3.3V    |  |  |  |
| IO output ch      | IO output characteristics    |               |     |            |      |                 |  |  |  |
| $V_{\mathrm{OL}}$ | Low-Level Output<br>Voltage  | _             | -   | 0.33       | V    | VDDIO = 3.3V    |  |  |  |
| Vон               | High-Level Output<br>Voltage | 2.7           | -   | -          | V    | VDDIO = 3.3V    |  |  |  |

## 2.4 Internal Resistor Characteristics

Table 2-4

| Port                           | General<br>Output | High<br>Drive | Internal<br>Pull-Up<br>Resistor | Internal<br>Pull-Down<br>Resistor | Comment                                                                                   |
|--------------------------------|-------------------|---------------|---------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------|
| PA0~PA15<br>PB0~PB7<br>PD0~PD4 | 8mA               | 64mA          | 10K                             | 60K                               | 1、PA0,PB10,PD2 default pull up 2、PB0 & PB1 default pull down 3、internal pull-up/pull-down |
| PB8~PB11                       | 8mA               | _             | 10K                             | 60K                               | resistance   accuracy ±20%                                                                |



# 3 Package Information

### 3.1 QFN32



| SYMBOL.           | MILLIMETER |          |       |  |  |  |
|-------------------|------------|----------|-------|--|--|--|
| SYMBOL            | MIN        | NOM      | MAX   |  |  |  |
| Α                 | 0.70       | 0.75     | 0.80  |  |  |  |
| Al                | 0          | 0.02     | 0, 05 |  |  |  |
| b                 | 0.15       | 0.20     | 0.25  |  |  |  |
| c                 | 0.18       | 0.20     | 0.25  |  |  |  |
| D                 | 3.90       | 4.00     | 4.10  |  |  |  |
| D2                | 2.60       | 2.65     | 2.70  |  |  |  |
| e                 |            | 0. 40BSC |       |  |  |  |
| Nd                |            | 2. 80BSC |       |  |  |  |
| Е                 | 3, 90      | 4.00     | 4. 10 |  |  |  |
| E2                | 2.60       | 2.65     | 2.70  |  |  |  |
| Ne                |            | 2.80BSC  |       |  |  |  |
| K                 | 0, 20      | 22       | 372   |  |  |  |
| L                 | 0.35       | 0.40     | 0.45  |  |  |  |
| L1                | 0.30       | 0.35     | 0.40  |  |  |  |
| L2                | 0.15       | 0. 20    | 0. 25 |  |  |  |
| h                 | 0.30       | 0.35     | 0.40  |  |  |  |
| L/F载体尺寸<br>()((1) |            | 112*11   | 2     |  |  |  |

Figure 3-1. AD156A0 QFN32 Package

## **4 Package Type Specification**



# **5 Revision History**

| Date       | Revision | Description          |  |  |  |
|------------|----------|----------------------|--|--|--|
| 2021.10.19 | V1.0     | Initial Release      |  |  |  |
| 2023.03.23 | V1.1     | Modify the Features. |  |  |  |

