# EE224 : Project Report Processor

#### **Team Members: Team No. 56**

- 1. Ashwajit Singh (22B1227)
- 2. Raunak Mukherjee (22B3955)
- 3. Suchet Gopal (22B1814)

#### **Contents**

- 1. State Diagram & Description
- 2. Flowcharts
- 3. Overall Circuit Diagram
- 4. Work Distribution

# **State Diagram**



#### **State Descriptions**

S1: Fetch

S2: Operand Read

S3: Execute

S4: Update

S5: Immediate Addition (T1)

S6: Memory Read

S7: Immediate Addition (T2)

S8: Memory Write

S9: Zero Evaluation

S10: LHI Shift

S11: Program Branch

S12: Store PC in Reg A

S13: Store Reg B in IP (Reg 7)

S14: Add Immediate to IP

S15: Store T3 in Reg A

S16: LLI Sign extension

S17: Store T3 in Reg B

#### **Operation Flow**

ADD, SUB, MUL, AND, ORA, IMP: S1 -> S2 -> S3 -> S4

ADI: S1 -> S2 -> S5 -> S17

LHI: S1 -> S10 -> S15

LLI: S1 -> S16 -> S15

LW: S1 -> S2 -> S7 -> S6 -> S15

SW: S1 -> S2 -> S7 -> S8

BEQ: S1 -> S2 -> S9 -> S11

JAL: S1 -> S2 -> S12 -> S13

JLR: S1 -> S2 -> S12 -> S14

# **Flowchart**

|                                                                                                                                                                                       |                                  |                | TD . DT D                                                                                                                     | 1               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Man_Data→IR                                                                                                                                                                           | Mem_R<br>Address<br>TR-W<br>TR-W | S1             | $\begin{array}{c} \text{IP} \to \text{RF-D}_3 \\ \text{IR}_{9-n} \to \text{RF-A}_5 \end{array}$                               | Siz             |
| $\begin{array}{c} TR_{q_{-1}} \longrightarrow RF_{-}A_{1} \\ TR_{6-8} \longrightarrow RF_{-}A_{2} \\ RF_{-}D_{2} \longrightarrow T, \\ RF_{-}D_{2} \longrightarrow T_{2} \end{array}$ | T. 3<br>T. 3                     | S2             | $IR_{6-8} \rightarrow RFA_2$ $IP\omega$<br>$RFD_2 \rightarrow IP$                                                             | SB              |
| $T_{i} \rightarrow ALV\_A$ $T_{i} \rightarrow ALV\_B$ $ALV\_C \rightarrow T_{i}$                                                                                                      | ADD<br>Ts.W                      | Sz             | $IP \rightarrow ALU\_A$ $IR_{0-5} \rightarrow SE_6 \rightarrow ALU\_B$ $ALU\_C \rightarrow IP$ $IP\_\omega$                   | Szų             |
| $\begin{array}{c} T_3 \longrightarrow RF\_D_3 \\ IR_{3-5} \longrightarrow RF\_A_3 \end{array}$                                                                                        | RF_ω                             | S4             | T <sub>3</sub> → Men_Add Hen R<br>Men_D → T <sub>3</sub> T <sub>3</sub> . W                                                   | S <sub>6</sub>  |
| $\begin{array}{c} IR_{o-7} \longrightarrow SE_8 \\ SE_8 \longrightarrow AUUA \\ ALUC \longrightarrow T_3 \end{array}$                                                                 | SHIFT<br>To.W                    | Sıo            | T3 → Men_ Data Men.w                                                                                                          | S <sub>8</sub>  |
| $T_1 \longrightarrow ALU\_A$ $T_2 \longrightarrow ALU\_B$ $ALU\_C \longrightarrow Zero$ $Zero \longrightarrow Z$                                                                      | SVB<br>Z_W                       | S9             | TZ ALV-A  IROS -SEG-AUB  ALV-C -> TS  TE-W                                                                                    | 57              |
| IP → ALVLA  IMM6→SE6→ALVB  IF(z==1)  AULC→IP  ELSE  IP→IP                                                                                                                             | ADD<br>DPJW                      | Su             | $\begin{array}{c} \mathbb{T} \longrightarrow RF\_D_1 \\ \mathbb{IR}_{\mathfrak{q}_{-1 }} \longrightarrow RF\_A_1 \end{array}$ | S <sub>15</sub> |
| T ALULA  IROS SEC AWB  ALULC - T3                                                                                                                                                     | ADD<br>Ts.W                      | S <sub>5</sub> | $ \begin{array}{ccc} T_3 & \longrightarrow RFD_2 \\ IR_{\xi} & \longrightarrow RFA_2 \end{array} $                            | S <sub>17</sub> |
|                                                                                                                                                                                       |                                  |                | $\begin{array}{c} \text{IR}_{6-7} \longrightarrow \text{SE}_8 \\ \text{SE}_8 \longrightarrow \text{T}_3 \end{array}$          | Sic             |



## **Work Distribution**

- 1. Ashwajit (22B1227)
- Controller
- Memory
- Debugging

### 2. Raunak (22B3955)

- Register File
- ALU
- Debugging

#### 3. Suchet (22B1814)

- Top Level and Support Structures assembly
- Debugging