## Vivado从此开始(To Learn Vivado From Here)



#### 本书围绕Vivado四大主题

- 设计流程
- 时序约束
- 时序分析
- Tcl脚本的使用



#### 作者: 高亚军 (Xilinx战略应用高级工程师)

- · 2012年2月,出版《基于FPGA的数字信号处理(第1版)》
- · 2012年9月,发布网络视频课程《Vivado入门与提高》
- · 2015年7月,出版《基于FPGA的数字信号处理(第2版)》
- 2016年7月,发布网络视频课程《跟Xilinx SAE学HLS》
- ◆ 内容翔实全面:涵盖Vivado所有基本功能
- ◆ 讲解深入浅出:结合大量案例,帮助读者加强对基本概念的理解
- ◆ 描述图文并茂:给出具体操作步骤,易于快速动手实践



## **TCL**, Vivado One World

Part 6: Design Flow Management with Tcl in Project Mode

Lauren Gao

## **Project Mode**

#### Key advantage – many tasks are automated

- Supports push-button flow
- Automatic management
  - Project status
  - HDL sources, constraints, IPs
  - Dependency management
  - Stores implementation results, reports
  - Saves checkpoints (after each step)
- Multiple runs support
  - Multiple strategies



- Controlled via GUI and/or Tcl
- New Vivado Design Suite users: Good starting point

#### **Project Mode: GUI** → **TcI**

#### > Key flow steps



## **Preparing Design Files for Vivado Project**

- > Four types of design files
  - RTL design files
    - VHDL (.vhd), Verilog (.v), System Verilog (.sv)
  - Testbench files for simulation
    - VHDL (.vhd), Verilog (.v), System Verilog (.sv)
  - XDC files for design constraints
    - .xdc, support both project and module design constraints
  - IP files
    - .xci, IPs have been generated by Vivado Manage IP
- It's better to create different file folder to store the design files accordingly



#### **Create Project**

- ➤ Tcl command: create\_project
  - Three arguments must be specified
    - Part, Project name, work directory
  - Three file sets sources\_1, sim\_1 and constrs\_1 are created in the same time
  - Two design runs synth\_1 and impl\_1 are also built.

#### **▶** Other project properties

- Target language: VHDL, Verilog
  - set\_property target\_language VHDL [current\_project]
- Source management mode: All 1, DisplayOnly 2, None 3
  - set\_property source\_mgmt\_mode DisplayOnly [current\_project]

```
create_project waveprj G:/Vivado/wavegen/waveprj \
-part xc7k325tffg900-2
create_project -name waveprj -dir G:/Vivado/wavegen/waveprj \
-part xc7k325tffg900-2
```

```
Automatic Update and Compile Order

Automatic Update, Manual Compile Order

Ilo Update, Manual Compile Order
```

## Add Design Files to Current Project

- ➤ Add design source files
  - add\_files -fileset sources\_1 ./src
  - update\_compile\_order -fileset sources\_1
- > Add simulation source files
  - add files -fileset sim 1 ./sim
  - update\_compile\_order -fileset sim\_1
- > Add constraints files
  - add\_files -fileset constrs\_1 ./xdc
- ➤ Add existing IPs
  - add\_files [glob ./ip/\*/\*.xci]
  - update\_compile\_order -fileset sources\_1



## **Synthesis Settings**

- **▶** Define expected properties for synthesis
  - Set the value of FLATTEN\_HIERARCHY
  - Set the module as OOC
- > Create new synthesis run

```
set_property STEPS.SYNTH_DESIGN.ARGS.FLATTEN_HIERARCHY rebuilt \
[get_runs synth_1]
```

```
create_fileset -blockset -define_from dac_spi dac_spi
```

```
create_run synth_2 -flow {Vivado Synthesis 2014} \
-strategy {Vivado Synthesis Defaults}
```

## Launch Synthesis and Check Synthesis Result

- **▶** Launch synthesis
- ➤ Check synthesis result

```
launch_runs synth_1
wait_on_run synth_1
```

```
open_run synth_1
get_timing_paths -slack_lesser_than 0 -quiet
```

## **Setting Configuration Memory Property**

- > Bit file properties must be set after synthesis
  - For example: CONFIGRATE
- Configuration memory such as SPI flash must be set after synthesis and before implementation
  - Take SPI flash as an example
    - SPI\_BUSWIDTH
    - Config\_mode

```
set_property BITSTREAM.CONFIG.CONFIGRATE 66 [get_designs synth_2]
set_property CONFIG_VOLTAGE 1.8 [get_designs synth_2]
set_property CFGBVS GND [get_designs synth_2]
```

```
set_property BITSTREAM.CONFIG.SPI_BUSWIDTH 4 [get_designs synth_2]
set_property config_mode SPIx4 [current_design]
```

## **Launch Implementation**

- > Define expected properties for implementation
  - Select the desired strategy
  - Enable or Disable intermediate flow
- > Launch implementation

```
set_property strategy Performance_Explore [get_runs impl_1]
set_property STEPS.PHYS_OPT_DESIGN.IS_ENABLED true [get_runs impl_4]
set_property STEPS.OPT_DESIGN.ARGS.DIRECTIVE AddRemap \
[get_runs impl_4]
```

```
launch_runs impl_1
wait_on_run impl_1
```

#### **Generate Bit Files and Memory Configuration File**

- ➤ Generate bit file
- ➤ Combine implementation with bit stream generation
- ➤ Generate memory configuration file

```
launch_runs impl_1 -to_step write_bitstream
wait_on_run impl_1
```

```
set_property STEPS.WRITE_BITSTREAM.ARGS.BIN_FILE true \
[get_runs impl_1]
launch_runs impl_1 -to_step write_bitstream
wait_on_run impl_1
```

```
write_cfgmem -force -format MCS -interface SPIx4 -loadbit \
"up 0x0 G:/Vivado/wavegen/waveprj/waveprj.runs/impl_2/wave_gen.bit" \
G:/Vivado/wavegen/waveprj/waveprj.runs/impl_2/wave_gen_impl_2
```

## **Scripted Project Flow: Overview**

```
% add files ...
% import files ...
% launch_runs synth 1
% wait on run synth 1
       synth_1
% launch runs impl 1
% wait on run impl 1
                      May
       impl_1
                      combine
% launch runs impl 1 \
-to step write bitstream
       bitstream
```

Add sources: automatically managed (VHDL, Verilog, IP, XDC, ...)

Launch synthesis run and wait

synth\_1: Post-synthesis design = DCP

Reports

Launch implementation run and wait

impl\_1: • Implemented design = post-routed DCP

Reports

Generate bitstream

Recall: Design snapshots and reports automatically generated

# Project Mode Custom Design Analysis



#### ➤ Project mode – direct access to design database

- Post-synthesis
- Post-implementation

#### > Need to "open a design" first

```
open_run synth_1 

□ Open Synthesized Design

open_run impl_1 
□ Open Implemented Design
```

#### > Available tools

- Reporting: report\_timing, report\_utilization, ...
- Constraining: create\_clock, set\_max\_delay, ...
- Netlist exploration: get\_cells, get\_nets, get\_property, ...

# Project Mode Custom Design Analysis

➤ Example: report\_timing using post-implementation design

```
Vivado% report timing
ERROR: [Common 17-53] User Exception: No open design. Please open a design before
executing this command.
Vivado% get runs
synth 1 impl 1
Vivado% open run impl 1
INFO: [Netlist 29-17] Analyzing 290 Unisim elements for replacement
open run: Time (s): cpu = 00:00:29 ; elapsed = 00:00:29 . Memory (MB): peak =
4957.078 ; gain = 40.016
Vivado% report timing
INFO: [Timing 38-91] UpdateTimingParams: Speed grade: -2, Delay Type: max,
Constraints type: SDC.
```

# Project Mode Access to Intermediate Implementation Results

- ▶ lunch\_run impl\_1 a set of fine-granularity commands
  - In project mode: DCP stored after each command
  - Open intermediate results = open checkpoint



#### **Summary**

#### **>** Pros

- High degree of automation
  - Flow: a single Tcl command multiple flow steps
  - Source and result management
  - Multiple strategies: easy run

#### Cons

- Flow
  - Reduced flexibility to work with intermediate implementation results
  - Not all features are easily accessible (ex: re-entrant routing)
- File structure: fixed file organization
  - Revision control many project files

#### **Demo**