# Vivado从此开始(To Learn Vivado From Here)



#### 本书围绕Vivado四大主题

- 设计流程
- 时序约束
- 时序分析
- Tcl脚本的使用



#### 作者: 高亚军 (Xilinx战略应用高级工程师)

- · 2012年2月,出版《基于FPGA的数字信号处理(第1版)》
- · 2012年9月,发布网络视频课程《Vivado入门与提高》
- · 2015年7月,出版《基于FPGA的数字信号处理(第2版)》
- 2016年7月,发布网络视频课程《跟Xilinx SAE学HLS》
- ◆ 内容翔实全面:涵盖Vivado所有基本功能
- ◆ 讲解深入浅出:结合大量案例,帮助读者加强对基本概念的理解
- ◆ 描述图文并茂:给出具体操作步骤,易于快速动手实践



# **Synthesis**

Lauren Gao

# **Agenda**

- **▶** Basic Synthesis Settings
- **▶** Some Synthesis Attributes Commonly Used in the Design
- > Create Multiple Runs

# **Agenda**

- **▶** Basic Synthesis Settings
- ➤ Some Synthesis Attributes Commonly Used in the Design
- ➤ Create Multiple Runs

# **Synthesis Settings – Project Mode**



# Synthesis Settings – Non-Project Mode

```
synth_design [-name arg] [-part arg] [-constrset arg] [-top arg] [-include_dirs args] [-generic args] [-verilog_define args] [-flatten_hierarchy arg] [-gated_clock_conversion arg] [-directive arg] [-rtl] [-bufg arg] [-no_lc] [-fanout_limit arg] [-shreg_min_size arg] [-mode arg] [-fsm_extraction arg] [-keep_equivalent_registers] [-resource_sharing arg] [-control_set_opt_threshold arg] [-quiet] [-verbose]
```

synth\_design -top top -part xc7k7otfbg676-2 -flatten\_hierarchy none

```
-mode: default, out_of_context (OOC) synth_design -top top -part xc7k7otfbg676-2 -mode out_of_context
```

# Setting a Bottom-Up Flow Using the Out-of-Context Flow

- > In ISE
  - Uncheck "Add I/O Buffers" (-iobuf)
- > In Vivado
  - Set the module as out of context module





M U\_FSM - fsm - Mixed (fsm. vhd)

WWW U DEBOUNCE O - debounce - Mixed (debounce whd)

U DEBOUNCE 1 - debounce - Mixed (debounce.vhd)

 VI SINEGEN - sinegen - kintex (sinegen.vhd) (3)

- Design Sources (4)

🖹 🕪 🏥 sinegen\_demo



Mixed (sinegen\_demo. vhd) (4)

## -flatten\_hierarchy

- -flatten\_hierarchy options
  - none
    - This option instructs the synthesis tool to never flatten the hierarchy
    - The output of synthesis will have the exact same hierarchy as the original RTL
  - full
    - This option instructs the tool to fully flatten the hierarchy leaving only the top level
  - Rebuilt
    - This is the default flatten\_hierarchy option
    - Rebuilt allows the synthesis tool to flatten the hierarchy, perform synthesis, and then rebuild the hierarchy based on the original RTL
    - This value allows the QoR benefit of cross-boundary optimizations, with a final hierarchy that is similar to the RTL for ease of analysis
- > Project mode: this option can be set using the Synthesis Settings button
- **➤** Non-project mode:

synth\_design -top bft -part xc7k70tfbg484-2 -flatten\_hierarchy none

## -no\_lc

#### **▶** What is **LUT Combining?**



#### -no\_lc

- ➤ LUT combining leverages the dual-output LUT (O5/O6)
  - **Pro**: saves area
  - Con: could induce congestion
- > Tools behavior
  - XST/Synplify combine by default
  - Vivado disable LUT combing by default in synthesis settings
- ➤ Use report\_utilization and look for LUTs with O<sub>5</sub> and O<sub>6</sub> after implementation

- ➤ Guideline: If >15% of LUT use both O<sub>5</sub> and O<sub>6</sub>, then
  - Consider turning off LUT combining in synthesis

# **Agenda**

- **▶** Basic Synthesis Settings
- **➤** Some Synthesis Attributes Commonly Used in the Design
- > Create Multiple Runs

## Shift Register Coding Example with srl\_style

```
15 architecture archi of shift reg is
16 signal shreq: std logic vector (DEPTH-1 downto 0);
18 attribute srl style : string;
19 attribute srl style of shreq : signal is "reg srl reg";
20 begin
21
22 process (clk)
                                            VHDL
23 begin
24
   if rising edge(clk) then
     if ce = '1' then
25
26
        shreg <= shreg(DEPTH-2 downto 0) & SI;
     end if:
27
28 end if:
29 end process;
30 SO <= shreq(DEPTH-1);
31 end archi:
```

```
(* srl style = "register" *) reg [WIDTH-1:0] shreg;
     integer i;
     always @ (posedge clk)
                                            Verilog
 8
       begin
        if (clken)
10
        begin
         for (i = 0; i < WIDTH-1; i = i+1)
11
12
             shreg[i+1] <= shreg[i];
13
             shreq[0] <= SI;
14
15
       end
16
       assign SO = shreq[WIDTH-1];
```

- > 7-series:
  - SRL16E
  - SRLC32E
- Basic Ports:
  - Q,D,CLK,CE,
     A
- Do not support reset

1 to 32 clock cycle shift register implemented within a single look-up table (LUT)

## srl\_style Values

controls shift register decomposition reg\_srl srl\_reg SRL SRL FF srl FF SRL register reg\_srl\_reg SRL  $\mathsf{FF} \longrightarrow \mathsf{FF} \longrightarrow$ FF

- Do not support RESET with SRL
- Make sure –shreg\_min\_size is reasonable
  - If —shreg\_min\_size is 8, shift register depth is 4, srl\_style is srl\_reg, the synthesis result is not SRL + FF but cascading FFs
- Support for dynamic SRL inference

## When and How to Use srl\_style?

#### ➤ Advantages of SRL

- less area
  - Using a single SRL you can implement up to 32-cycle shift register
- Performance
  - Routing delays between cascaded ffs decreases the performance (Fmax) comparing to SRL

#### **Tips**

 The clock-to-output time of a flop is much lower than clock-to-output of an SRLThat's why it makes sense to add a flop on the output of an SRL



## ram\_style & rom\_style

- Instructs the Vivado synthesis tool on how to infer memory
- Accepted values accepted are
  - block:
    - Instructs the tool to infer RAMB type components
  - distributed:
    - Instructs the tool to infer the LUT RAMs
- > Place this attribute on the array that is declared for the RAM

#### **Verilog:**

```
(* ram_style = "distributed" *) reg [data_size-1:0] myram[2**addr_size-1:0];

VHDL:

attribute ram_style : string;

attribute ram_style of myram : signal is "distributed";
```

## use\_dsp48

- Instructs the synthesis tool how to deal with synthesis arithmetic structures
- > Which arithmetic type structures go into DSP48 blocks by default
  - Mult
  - Mult-add & mult-sub
  - Mult-accumulate
- > Adders, subtracters, and accumulators are implemented with the fabric

instead of with DSP48 blocks by default

- ➤ Can they go into DSP48?
  - YES, apply use\_dsp48 to them
- ➤ Accepted values
  - "yes" and "no"



#### **Some Other Attributes**

#### black\_box

- It can turn a whole level of hierarchy off and enable synthesis to create a black box for that module or entity
- The legal values are "yes" and "no"
- This attribute can be placed on a module, entity, or component

#### dont\_touch

- Use the DONT\_TOUCH attribute in place of KEEP
- Unlike KEEP, DONT\_TOUCH is forward-annotated to place and route to prevent logic optimization
- The legal values are "true" and "false"
- This attribute can be placed on any signal, module, entity, or component

#### fsm\_enconding

- It controls how a state machine is encoded
- The legal values
  - "one\_hot", "sequential", "johnson", "gray", and "auto"
- It can be placed on the state machine registers

## **Examples 1**

#### black\_box

```
Verilog
(* black_box *) module test(in1, in2, clk, out1);
VHDL
attribute black_box : string;
attribute black_box of beh : architecture is "yes";
```

#### dont touch

```
Verilog
(* dont_touch = "true" *) wire sig1;
assign sig1 = in1 & in2;
assign out1 = sig1 & in2;
VHDL
signal sig1 : std_logic
attribute dont_touch : string;
attribute dont_touch of sig1 : signal is "true";
```

## **Example 2**

#### fsm\_encoding

```
Verilog
(* fsm_encoding = "one_hot" *) reg [7:0] my_state;
VHDL
type count_state is (zero,one,two,three,four,five,six,seven);
signal my_state : count_state;
attribute fsm_encoding : string;
attribute fsm_encoding of my_state : signal is "sequential";
```

```
fsm.vhd (F: Vivado Tutorial logic_sim XSim_Tutorial XSim_Tutorial srcs\sources_1\imports\sources) (3 infos)

[Synth 8-638] synthesizing module 'fsm' [Line:47]

[Synth 8-4472] Detected and applied attribute fsm_encoding = sequential [Line:50]

[Synth 8-256] done synthesizing module 'fsm' (3#1) [Line:47]
```

# **Agenda**

- **▶** Basic Synthesis Settings
- ➤ Some Synthesis Attributes Commonly Used in the Design
- **➤** Create Multiple Runs

#### **Create New Runs**



- ➤ Flow → Create Runs
- Design Runs -> Create Runs
- Runs type:
  - Synthesis
  - Implementation
  - Both



## **Create and Manage Multiple Runs**



- Each run can have different constraint, different part and different strategy
- Impl run is based on synth run which is impl run's parent run
- Only one run is active. current\_run [get\_runs synth\_1]
- Run result is called design. current\_design
- Run can also be deleted. delete\_run synth\_2

## **Message Management**



## **Summary**

- > Support both top-down and bottom-up synthesis flow
- > Support multiple runs for experiments
- > Powerful messages management