Issue in Yosys Synthesis: 'std::length error' Leads to Termination

Hello,

Version: yosys 0.35+56

While undergoing the synthesis procedure using Yosys, I encountered a complication when processing the design file (rtl.v). The execution of the read\_verilog rtl.v command resulted in an error, as indicated in the provided screenshot. This issue arose during the optimization and synthesis phases of the design using Yosys tools. Specifically, the error pertained to a 'std::length\_error,' causing the termination of the synthesis process.

```
2.10. Executing PEEPOPT pass (run peephole optimizers).
shiftadd pattern in module30: shift=$shr$rtl.v:168$122, add/sub=$add$rtl.v:168$1
21, offset: 181
terminate called after throwing an instance of 'std::length_error'
what(): cannot create std::vector larger than max_size()
已放弃(核心已转储)
user@user-System-Product-Name:~/yosys_project/project_12$
```

Synthesis processes as follows:

read\_verilog rtl.v
synth
write verilog syn yosys.v

The Vivado synthesis tools have proven effective in successfully

generating the design file (rtl.v). This positive outcome indicates that the encountered issue is likely exclusive to Yosys, presenting a distinct challenge within that context.

Please find attached the code of RTL.

Thank you in advance for your attention to this matter.

I look forward to hearing from you regarding this issue.

## **Expected Behavior**

synthesis success

## **Actual Behavior**

synthesis fail