# Freescale Semiconductor

**Application Note** 

Document Number: AN4342 Rev. 0, 08/2011

# Using the Inter-Integrated Circuit on ColdFire+ and Kinetis

# I<sup>2</sup>C driver for the MCF51JF128

by: Ju Yingyi
32-bit Applications
Microcontroller Solutions Group

This application note describes how to use the new inter-integrated circuit (I<sup>2</sup>C) module on Kinetis and Coldfire+ chips. Though the contents of this document are based on the I<sup>2</sup>C module of the MCF51JF128 and all sample code has been tested on this device, the driver described here can be migrated to any other Coldfire+ or Kinetis chip with little modification.

# 1 Introduction

The new I<sup>2</sup>C module on Freescale's Kinetis & Coldfire+devices is compatible with both *The I*<sup>2</sup>C-Bus Specification and also System Management Bus (SMBus) Specification, version 2. The new module also adds DMA support to reduce MCU loading. The following pages introduce these new features and provide sample I<sup>2</sup>C driver code as well.

Refer to the latest silicon and board documentation for updates to the information in this application note. This document was written using the most recent

#### **Contents**

| Intr | oduction                              |
|------|---------------------------------------|
| Ove  | erview of the I <sup>2</sup> C module |
| 2.1  | Features                              |
| 2.2  | Modes of operation                    |
| 2.3  | Block diagram                         |
| Fur  | action description                    |
| 3.1  | I <sup>2</sup> C baud rate4           |
| 3.2  | Interrupts                            |
| 3.3  | SMBus support                         |
| 3.4  | Programmable input glitch filter11    |
| 3.5  | Address matching wakeup11             |
| 3.6  | DMA support                           |
| Sar  | nple I <sup>2</sup> C driver          |
| 4.1  | Key macros                            |
| 4.2  | Global Variables                      |
| 4.3  | API                                   |
| 4.4  | Using the I <sup>2</sup> C driver     |
| 5    | Summary 27                            |



#### Overview of the I<sup>2</sup>C module

documentation available from www.freescale.com. The I<sup>2</sup>C or SMBus specifications at www.i2c-bus.org.

# 2 Overview of the I<sup>2</sup>C module

The inter-integrated circuit—frequently abbreviated IC,  $I^2C$ , or IIC—module provides a method of communication between a number of devices. The interface is designed to operate at up to 100 kbit/s with maximum bus loading and timing. The device is capable of operating at higher baud rates, up to a maximum of bus clock  $\div$  20, with reduced bus loading. *The maximum communication length and the number of devices that can be connected are limited by a maximum bus capacitance of 400 pF*. The  $I^2C$  module also complies with the *System Management Bus (SMBus) Specification, version 2*.

#### NOTE

Freescale's  $I^2C$  is targeted for compliance to  $I^2C$  specifications for standard (100kHz) and fast mode (400kHz). The maximum communication length and the number of devices that can be connected are limited by a maximum bus capacitance of 400 pF

This module does not have a special circuit to pull up the SCL and SDA lines to achieve high speed mode (up to 3.4MHz) compliance, although you may set the maximum baud rate of the  $I^2C$  module up to bus clock  $\div$  20.

## 2.1 Features

The I<sup>2</sup>C module has these distinctive features:

- The  $I^2C$ -Bus Specification compatibility
- Multimaster operation
- Software-programmable operation for one of 64 different serial clock frequencies
- Software-selectable acknowledge bit
- Interrupt-driven byte-by-byte data transfer
- Arbitration-lost interrupt with automatic mode switching from master to slave
- Calling address identification interrupt
- START and STOP signal generation and detection
- Repeated START signal generation and detection
- Acknowledge bit generation and detection
- Bus busy detection

Compared with Coldfire V2 devices (MCF52xx, MCF5225x), this new I<sup>2</sup>C module also supports:

- 10-bit address extension
- General call recognition
- Programmable glitch input filter

Compared with latest Coldfire V1 devices (MCF51CN128, MCF51MM256/MCF51MM128), this newly-designed module also supports:

3

- System Management Bus (SMBus) Specification, version 2 compatibility
- Low power mode wakeup on slave address match
- Use of a range slave address
- DMA operation

#### **Modes of operation** 2.2

The following is a list of the I<sup>2</sup>C module's operation in various low power modes:

- Run mode: This is the basic mode of operation. To conserve power in this mode, disable the module.
- Wait mode: The module continues to operate when the core is in wait mode and can provide a wakeup interrupt.
- Stop mode: The module is inactive in stop mode for reduced power consumption, except that address matching is enabled. The STOP instruction does not affect the I<sup>2</sup>C module's register states. In any VLLSx mode, the register contents are reset.

#### NOTE

For more information on the power modes of Kinetis & Coldfire+ devices, please refer to the individual device reference manuals, available from www.freescale.com

#### 2.3 **Block diagram**

Figure 1 is a block diagram of the I<sup>2</sup>C module.

#### **Function description**



Figure 1. I<sup>2</sup>C functional block diagram

# 3 Function description

In this section, we will skip I<sup>2</sup>C protocol in order to focus on some special features of the new I<sup>2</sup>C module.

## 3.1 I<sup>2</sup>C baud rate

According to the reference manual's I<sup>2</sup>C Frequency Divider register (I2Cx\_F) description, the I<sup>2</sup>C data transfer baud rate is determined by the bus clock and the I2Cx\_F register. It can be calculated with the following the equation:

 $I^2C$  baud rate = bus speed (Hz)  $\div$  (mul  $\times$  SCL divider) mul = 1, 2, or 4 when  $I2Cx_F[MULT] = 0b00$ , 01, or 10.

SCL divider: determined by I2Cx\_F[ICR], values found in the I<sup>2</sup>C Divider and Hold Values table in the I<sup>2</sup>C chapter of your device's reference manual.

You may find that setting this register sometimes does not produce the exact baud rate that you need. In this case, the closest value could be used.

For example, assume that the bus clock is 25 MHz. In order to generate a 50 kHz clock on the SCL pad, setting  $I2Cx_F = 0x97$ , 0x63, or 0x2B could result in 48828 Hz.

The *int\_i2c\_set\_bps(uint8 channel, uint32 bps)* function can be used to find the value of I2Cx\_F that will generate the baud rate closest to the one that you require. Please read function *\_i2c\_set\_bps()* in i2c.c for details.

## 3.2 Interrupts

The I<sup>2</sup>C module generates an interrupt when any of the events in the following table occur, provided that the IICIE bit is set. The interrupt is driven by the IICIF bit (of the I<sup>2</sup>C Status Register) and masked with the IICIE bit (of the I<sup>2</sup>C Control Register 1). The IICIF bit must be cleared (by software) by writing 1 to it in the interrupt routine. The SMBus timeouts interrupt is driven by SLTF and masked with the IICIE bit. The SLTF bit must be cleared by software by writing 1 to it in the interrupt routine. You can determine the interrupt type by reading the status register.

| Interrupt source                              | Status | Flag  | Local enable    |
|-----------------------------------------------|--------|-------|-----------------|
| Complete 1-byte transfer                      | TCF    | IICIF | IICIE           |
| Match of received calling address             | IAAS   | IICIF | IICIE           |
| Arbitration lost                              | ARBL   | IICIF | IICIE           |
| SMBus SCL low timeout interrupt flag          | SLTF   | IICIF | IICIE           |
| SMBus SCL high SDA low timeout interrupt flag | SHTF2  | IICIF | IICIE & SHTF2IE |
| Wakeup from stop interrupt                    | IAAS   | IICIF | IICIE & WUEN    |

**Table 1. Interrupt summary** 

Figure 2 below is the typical I<sup>2</sup>C interrupt routine. You can follow this routine to design the I<sup>2</sup>C driver.

#### **Function description**



Figure 2. Typical I<sup>2</sup>C interrupt routine

- <sup>1</sup> If general call is enabled, check to determine whether the received address was a general call address (0x00). If the received address was a general call address, the general call must be handled by user software.
- When 10-bit addressing addresses a slave, the slave sees an interrupt following the first byte of the extended address. Ensure that, for this interrupt, the contents of the data register are ignored and not treated as a valid data transfer.
- <sup>3</sup> When in master receive mode and there is only 1 byte to be received, TXACK should be set before dummy read.

## 3.3 SMBus support

The new I<sup>2</sup>C module can support SMBus well. For more detailed information, please refer to the latest reference manual for your Kinetis or Coldfire+ MCU. For details on the SMBus specification, please refer to *System Management Bus (SMBus) specification, version 2.0.* 

## 3.3.1 Timeouts

The Ttimeout,min parameter allows a master or slave to conclude that a defective device is holding the clock low indefinitely or a master is intentionally trying to drive devices off of the bus. It is highly recommended that a slave device release the bus (stop driving the bus and allow SCL and SDA to float high) when it detects any single clock held low longer than Ttimeout,min. Devices that have detected this condition must reset their communication and be able to receive a new START condition within the timeframe of Ttimeout,max.

SMBus defines a clock low timeout, TTIMEOUT, of 35 ms, specifies TLOW:SEXT as the cumulative clock low extend time for a slave device, and specifies TLOW:MEXT as the cumulative clock low extend time for a master device.

## 3.3.2 FACK and NACK

To improve reliability and communication robustness, packet error checking (PEC) implementation is optional for SMBus devices, but required for devices participating in and only during the address resolution protocol (ARP) process. The PEC is a CRC-8 error checking byte, calculated on all the message bytes. The PEC is appended to the message by the device that supplied the last data byte. If the PEC is present but not correct, a NACK is issued by the receiver. Otherwise an ACK is issued. In order to calculate the CRC-8 with software, this module can hold the SCL line low after receiving the eighth SCL (8th bit) if this byte is a data byte. So software can determine whether an ACK or NACK should be sent to the bus by setting or clearing the TXAK bit if the FACK (fast ACK/NACK enable) bit is enabled.

Figure 3 below is SMBus packet protocol diagram element key.



Figure 3. SMBus packet protocol diagram element key



Figure 4. Standard SMBus send byte protocol with PEC

SMBus requires that a device always acknowledge its own address as a mechanism to detect the presence of a removable device (such as a battery or docking station) on the bus. In addition to indicating a slave device busy condition, SMBus uses the NACK mechanism to indicate the reception of an invalid command or invalid data. Because such a condition may occur on the last byte of the transfer, SMBus devices are required to have the ability to generate the not acknowledge after the transfer of each byte and before the completion of the transaction. This requirement is important because SMBus does not provide any other resend signaling. This difference in the use of the NACK signaling has implications on the specific implementation of the SMBus port, especially in devices that handle critical system data such as the SMBus host and the SBS components.

#### NOTE

In the last byte of master receive slave transmit mode, the master must send a NACK to the bus, so FACK must be switched off before the last byte transmits.

## 3.3.3 ALERTEN and SIICAEN

These two bits are found in the I2Cx\_SMB register. To support SMBus specified protocols, ARP, ARA (Alert Response Address), these two bits should be set, and I2Cx\_A2 should be set to the corresponding address (SMBus Device Default Address 0x61<<1, SMBus Alert Response Address 0x0C<<1).

However, an additional interrupt line (SMBALERT#) between the SMBus host and device may be needed to support ARA. A slave can signal the host, through this line, that it wants to talk. Figure 5 below shows the ARA format. For more details, please refer to *System Management Bus (SMBus) Specification*, *version* 2.



A 7-bit addressable device responds to an ARA



A 7-bit addressable device responds to an ARA with PEC

Figure 5. Format of SMBus ARA Command

## 3.3.4 Typical SMBus interrupt routine

Figure 6 below is the typical SMBus interrupt routine, appended with additional notes on its operation.

#### **Function description**



Figure 6. Typical SMBus interrupt routine

- If general call or SIICAEN is enabled, check to determine if the received address is a general call address (0x00) or an SMBus device default address. In either case, they must be handled by user software.
- <sup>2</sup> In receive mode, one bit time delay may needed before the first and second data reading.
- <sup>3</sup> When in master receive mode and there is only 1 byte to be received, TXACK should be set before dummy read.

- <sup>4</sup> Because, when processing second-to-last byte transferring, FACK has been cleared, there is no need to process last byte transferring case here, the last byte transferring will follow the normal I<sup>2</sup>C interrupt routine.
- <sup>5</sup> If sending second-to-last byte, FACK should be cleared here.
- <sup>6</sup> Before setting TXACK to 1 and clearing FACK, you should delay 1 bit CLK, read data from the data register, perform a soft CRC, ACK the current byte by setting TXACK = 0, and delay 1 bit CLK again.
- A second-to-last byte transfer check routine needs to be added here. If yes, then ACK the current byte by setting TXACK = 0 and delaying the 1-bit CLK. Also, you must check whether SIICAEN is set or not; if yes, just clear FACK and set TXACK = 1.

## 3.4 Programmable input glitch filter

An I<sup>2</sup>C glitch filter has been added outside legacy I<sup>2</sup>C modules but within the I<sup>2</sup>C package. This filter can absorb glitches on the I<sup>2</sup>C clock and data lines for the I<sup>2</sup>C module. The width of the glitch to be absorbed can be specified in terms of the number of (half) bus clock cycles. A single Programmable Input Glitch Filter control register is provided. Effectively, any down-up-down or up-down-up transition on the data line that occurs within the number of clock cycles programmed in this register is ignored by the I<sup>2</sup>C module. The programmer must specify the size of the glitch (in terms of bus clock cycles) for the filter to absorb and not pass.

## 3.5 Address matching wakeup

When a primary, range, or general call address match occurs with the I<sup>2</sup>C module in slave receive mode, the MCU wakes from low power mode with no peripheral bus running. After the address matching IAAS bit is set, an interrupt is sent at the end of address matching to wake the core. The IAAS bit must be cleared after the clock recovery.

#### NOTE

After the system recovers and is in run mode, restart the I<sup>2</sup>C module if necessary. The SCL line is not held low until the I<sup>2</sup>C module resets after address matching.

### **NOTE**

There is a bug associated with I<sup>2</sup>C address matching wakeup from stop mode: if the first data package contains the wrong address, the MCU will not wake up, even if the subsequent data package contains the correct address. This bug is documented in the most recent revision of the errata report for your device.

## 3.6 DMA support

If the DMAEN bit is cleared and the IICIE bit is set, an interrupt condition generates an interrupt request. If the DMAEN and IICIE bits are set, an interrupt condition generates a DMA request instead. DMA requests are generated by the transfer complete flag (TCF).

If the DMAEN bit is set, the only arbitration lost is to another  $I^2C$  module (error), and SCL low timeouts (error) generate CPU interrupts. All other events initiate a DMA transfer.

#### NOTE

Before the last byte of master receive mode, TXAK must be set to send a NACK after the last byte's transfer. Therefore, the DMA must be disabled before the last byte's transfer.

#### NOTE

In 10-bit address mode transmission, the addresses to be sent occupy 2–3 bytes. During this transfer period, the DMA must be disabled because the C1 register is written to send a repeat start or to change the transfer direction.

# 4 Sample I<sup>2</sup>C driver

This section introduces the standalone typical  $I^2C$  driver for your reference. All the prototypes of APIs can be found in i2c.c.

This driver has been tested on the MCF51JF128. It may be fully reused for Coldfire+ or Kinetis devices.

## 4.1 Key macros

All predefined key macros can be found in i2c\_cfg.h of each demo project.

## 4.1.1 I2C POLLING MODE

Use the polling method if it is defined to 1, else use the interrupt method.

## 4.1.2 I2C\_BUFFER\_SIZE

Defines I<sup>2</sup>C TX and RX buffer size.

## 4.1.3 I2C\_DEBUG

Will output debugging message via default UART port if it is defined to 1 (affects performance).

## 4.2 Global Variables

## 4.2.1 i2c\_tx\_buffer

I<sup>2</sup>C TX buffer.

Prototype:

I2C\_BUFFER i2c\_tx\_buffer;

Remarks:

/\* Structure for storing I<sup>2</sup>C transfer data \*/
typedef struct {

Using the Inter-Integrated Circuit on ColdFire+ and Kinetis, Rev. 0

You should fill the buffer structure before transferring.

## 4.2.2 i2c rx buffer

I<sup>2</sup>C RX buffer.

Prototype:

I2C\_BUFFER i2c\_rx\_buffer;

Remarks:

Please see the remarks of i2c tx buffer.

## 4.3 API

## 4.3.1 i2c init

Initializes the specified I<sup>2</sup>C channel. Address mode is 7-bit.

Prototype:

void *i2c init*(uint8 *channel*, uint8 *addr*, uint32 *bps*)

Parameters:

channel: I<sup>2</sup>C channel number specified by user

addr: primary slave address

bps: baud rate (Hz)

Return value:

none

Remarks:

IICEN, IICIE settings depends on the value of I2C\_POLLING\_MODE. If I2C\_POLLING\_MODE = 1, then IICEN & IICIE will be set.

## 4.3.2 i2c\_10bit\_init

Initializes the specified I<sup>2</sup>C channel. Address mode is 10-bit.

Using the Inter-Integrated Circuit on ColdFire+ and Kinetis, Rev. 0

## Prototype:

void i2c 10bit init(uint8 channel, uint8 addr, uint32 bps)

Parameters:

channel: I<sup>2</sup>C channel number specified by user

addr: primary slave address

bps: baud rate (Hz)

Return value:

none

Remarks:

IICEN, IICIE settings depends on the value of I2C\_POLLING\_MODE. If I2C\_POLLING\_MODE = 1, then IICEN & IICIE will be set.

## 4.3.3 smbus\_init

Initializes the specified I<sup>2</sup>C channel. Behavior of this channel will follow SMBus protocol.

Prototype:

void iic smbus init(uint8 channel, uint8 addr, uint8 sec addr, uint32 bps)

Parameters:

channel: I<sup>2</sup>C channel number specified by user

addr: primary slave address sec\_addr: SMBus address bps: baud rate (Hz)

Return value:

none

## 4.3.4 i2c\_master

General function for performing I<sup>2</sup>C master transfers.

Prototype:

void i2c master (uint8 channel, uint8 mode, uint16 slave address)

Parameters:

channel: I<sup>2</sup>C channel number specified by user mode: Valid modes include I2C\_TX, I2C\_RX, I2C\_TXRX, I2C\_10BIT\_TX, I2C\_10BIT\_RX, I2C\_10BIT\_TXRX (all modes defined in i2c.h) slave address: the slave address

Using the Inter-Integrated Circuit on ColdFire+ and Kinetis, Rev. 0

Return value:

none

## 4.3.5 i2cx isr

General I<sup>2</sup>C handler, this function is created by following the flowchart of Figure 2 and Figure 6.

Prototype:

interrupt void *i2cx isr*(void)

Parameters:

none.

Return Value:

none:

Remarks:

If SMBus mode isn't used, calling i2c\_handler() in interrupt service routine instead of i2csmbus handler() is OK.

# 4.4 Using the I<sup>2</sup>C driver

The sample code is for CodeWarrior 10.x only. To open the test project, extract the code first, then select "File→Import..." as in Figure 7 below.



Figure 7. How to open sample project in CW10.x, step 1

Next, select "Existing Projects into Workspace" and click "Next >".



Figure 8. How to open sample project in CW10.x, step 2

Then select the project folder and click "Next >". All sample projects will be listed, then you can select one, some or all of them to open.

## 4.4.1 Polling mode

Sample code can be found in the i2c basic project.

First, define *I2C\_POLLING\_MODE* to 1 in i2c\_cfg.h.

Using the Inter-Integrated Circuit on ColdFire+ and Kinetis, Rev. 0

I<sup>2</sup>C channel 3, 7-bit address, master TX mode, 50000bps, transfer 64 bytes to I<sup>2</sup>C slave which address is 0x21 (defined in i2c cfg.h):

```
void i2c_master_TX_test(void)
{
    uint8 i;

    printf("***Mini I2C Basic Master TX_Polling Test***\r\n");
    i2c_tx_buffer.tx_index = 0;
    i2c_tx_buffer.rx_index = 0;
    i2c_tx_buffer.data_present = TRUE;
    i2c_tx_buffer.length = 64;
    // for demo only, first byte is slave address
    i2c_tx_buffer.buf[0] = (uint8) (I2C_SLAVE_ADDR&OxOFF);

    for(i=1;i<64;i++)
    {
        i2c_tx_buffer.buf[i] = i;
    }
    // I2C channel 3, 50000bps
    i2c_init(3, I2C_MASTER_ADDR, 50000);
    i2c_master(3, I2C_TX, I2C_SLAVE_ADDR);
}</pre>
```

Figure 9 shows how i2c master() works when the module is put into master TX mode using polling mode.



Figure 9. Flowchart of Master TX Polling Mode

I<sup>2</sup>C channel 0, 7-bit address, master RX mode, 50000bps, receive 64 bytes from slave which address is 0x21 (defined in i2c cfg.h):

```
void i2c_master_RX_test(void)
{
    uint8 i;

    printf("***Mini I2C Basic Master RX_Polling Test***\r\n");
    i2c_rx_buffer.length = 64;
    i2c_init(0, I2C_MASTER_ADDR, 50000);
    i2c_master(0, I2C_RX, I2C_SLAVE_ADDR);
}
```

The following figure shows how i2c\_master() works when the module is put into master RX mode using polling mode.



Figure 10. Master RX polling mode

### NOTE

At the "Receive data from slave" stage, you must follow the master RX routine of a typical I<sup>2</sup>C interrupt routine.

## 4.4.2 Using interrupts

Sample code can be found in the i2c\_10bit project. For 7-bit address mode, please open the i2c\_interrupt project.

First, define *I2C\_POLLING\_MODE* to 0 and, in i2c\_cfg.h, fill in the vector table with i2cx\_isr in exceptions.c. Also, don't forget to enable the interrupt of the I<sup>2</sup>C channel you are using.

I<sup>2</sup>C channel 0, 10-bit address, master TX mode, 50000bps, transfer 64 bytes to I<sup>2</sup>C slave:

```
void i2c_10bit_master_tx_test(unsigned short mst_addr, unsigned short slv_addr)
{
    uint8 i;

    printf("***Mini I2C 10-bit Addr Master TX Test***\r\n");
    i2c_tx_buffer.tx_index = 0;
    i2c_tx_buffer.rx_index = 0;
    i2c_tx_buffer.data_present = TRUE;
    i2c_tx_buffer.length = 64;
    // for demo only, first byte to be transferred is slave address
    i2c_tx_buffer.buf[0] = (uint8)(I2C_SLAVE_ADDR&OxOFF);

    for(i=1;i<64;i++)
    {
        i2c_tx_buffer.buf[i] = i;
    }

    iic_10bit_init(0, mst_addr, 50000);
    i2c_master(0, I2C_10BIT_TX, slv_addr);</pre>
```

Using the Inter-Integrated Circuit on ColdFire+ and Kinetis, Rev. 0

}

I<sup>2</sup>C channel 0, 10-bit address, master RX mode, 50000bps, receive 64 bytes from I<sup>2</sup>C slave. Please take note of the comments in the code below:

```
void i2c 10bit master rx test(unsigned short mst addr, unsigned short slv addr)
    printf("***Mini I2C 10-bit Addr Master RX Test***\r\n");
    i2c tx buffer.tx index = 0;
    i2c_tx_buffer.rx_index = 0;
    i2c tx buffer.data present = TRUE;
    // when using 10-bit address mode, the tx length must be set to 1,
    // and the first byte to be transferred should be
    // the low 8-bit of 10-bit slave address.
    // when using 7-bit address mode, if you do not want to transfer data
    // to the slave, just set tx length to 0,
    // else use I2C_TXRX_MODE instead.
    i2c tx buffer.length = 1;
    i2c tx buffer.buf[0] = (uint8) (slv addr&0x0FF);
    i2c rx buffer.length = 64;
    iic 10bit init(0, mst addr, 50000);
    i2c master(0, I2C 10BIT RX, slv addr);
```

 $I^2C$  channel 0, 10-bit address, slave RX mode, 50000 bit/s (actually, when in slave mode,  $I2Cx_F$  will be ignored), receive 64 bytes from  $I^2C$  master.

```
void i2c_10bit_slave_rx_test(unsigned short addr)
{
    printf("***Mini I2C 10-bit Addr slave RX Test***\r\n");
    iic_10bit_init(0, addr, 50000);
}
```

 $I^2C$  channel 0, 10-bit address, slave TX mode, 50000 bit/s (actually, when in slave mode,  $I2Cx_F$  will be ignored), transfer 64 bytes to  $I^2C$  master after addressed by master.

```
void i2c_10bit_slave_tx_test(unsigned short mst_addr, unsigned short slv_addr)
{
    uint8 i;
    printf("***Mini I2C 10-bit Addr slave TX Test***\r\n");

    i2c_tx_buffer.tx_index = 0;
    i2c_tx_buffer.rx_index = 0;
    i2c_tx_buffer.data_present = TRUE;
    i2c_tx_buffer.length = 64;
    i2c_tx_buffer.buf[0] = (uint8) (mst_addr&0x0FF);

    for(i=1;i<64;i++)
    {
        i2c_tx_buffer.buf[i] = i;
    }

    iic_10bit_init(0, slv_addr, 50000);
}</pre>
```

Using the Inter-Integrated Circuit on ColdFire+ and Kinetis, Rev. 0

#### NOTE

Please refer to Figure 2 for a diagram of a typical I<sup>2</sup>C interrupt routine.

Commonly speaking, the slave baud rate follows the master baud rate. However, the SBRC field in register I2Cx\_C2 is a special bit used to force clock stretching on SCL in very fast I<sup>2</sup>C modes.

## 4.4.3 Using DMA

This module works smoothly with DMA. Open the i2c\_dma project for sample code. Please refer to your device's reference manual for more detailed information about the DMA module.

#### NOTE

Sample code uses the polling method for DMA transfer.

I<sup>2</sup>C channel 0, 7-bit address, master TX mode, 50000bps, transfer 64 bytes to I<sup>2</sup>C slave.

```
void i2c dma master tx(uint8 channel)
         struct dma tcd tcd1;
        uint8 i;
         /* Init transmit buffer */
        i2c tx buffer.tx index = 0;
        i2c tx buffer.rx index = 0;
        i2c tx buffer.data present = TRUE;
        i2c tx buffer.length = 64;
         // fill the data buffer to be transferred.
         for(i=0;i<64;i++)
             i2c tx buffer.buf[i] = i;
         iic init(channel, I2C MASTER ADDR, 50000);
         I2C C1(channel) |= I2C C1 DMAEN MASK; //enable dma request
         SIM SCGC4 |= SIM SCGC4 DMA MASK;
         tcd1.channel no = channel;
         tcd1.ctrl = (0 | DMA_DCR_ERQ_MASK
                   | DMA DCR SINC MASK
                   | DMA DCR CS MASK
                   | DMA DCR SSIZE(1)
                   | DMA DCR DSIZE(1)
                  | DMA DCR D REQ MASK);
         tcd1.daddr = &(I2C D(channel));
         tcdl.saddr = &(i2c tx buffer.buf[0]);
         tcd1.nbytes = 63;
         dma config (CONFIG BASIC XFR, &tcd1);
         if (channel>3)
             printf("***invalid I2C channel***\r\n");
         DMA REQC &= \sim (0x0F0000000>> (channel*8));
```

Using the Inter-Integrated Circuit on ColdFire+ and Kinetis, Rev. 0

```
DMA_REQC |= (0x84000000>>(channel*8)); // dman, id 4

/* Make sure bus is idle */
while (I2C_S(channel) & I2C_S_BUSY_MASK);
/* Put module in master TX mode (generates START) */
I2C_C1(channel) |= (I2C_C1_MST_MASK | I2C_C1_TX_MASK);
I2C_D(channel) = ( 0 | (I2C_SLAVE_ADDR<<1) | I2C_TX);

dma_config(WAIT_FOR_XFR, &tcd1);
/* Restore module to it's idle (but active) state */
while (!(I2C_S(channel) & I2C_S_TCF_MASK));
I2C_C1(channel) = 0x80;</pre>
```

Figure 11 shows an example of how to use DMA to transfer data in master TX polling mode.



Figure 11. Using DMA in master TX polling mode

#### NOTE

Because there must be an interrupt of complete 1-byte transfer to trigger the DMA, the address byte should be filled into I2Cx\_D by the CPU itself.

tcd1.nbytes = 63 instead of 64, because if you use two of the same MCF51JF128 boards for test and slave using DMA to receive data, the first byte received by DMA on the slave side will be address|TX byte. For detailed information, please refer to the source code of DMA slave RX i2c dma slave rx().

I<sup>2</sup>C channel 0, 7-bit address, master RX mode, 50000 bit/s, receive 64 bytes from I<sup>2</sup>C slave.

```
void i2c_dma_master_rx(uint8 channel)
{
    struct dma_tcd tcd1;
    uint8 i;
```

Using the Inter-Integrated Circuit on ColdFire+ and Kinetis, Rev. 0

```
printf("*** i2c master dma rx test ***\r\n");
/* Init transmit buffer */
i2c rx buffer.tx index = 0;
i2c rx buffer.rx index = 0;
i2c rx buffer.data present = FALSE;
i2c rx buffer.length = 64;
iic init(channel, I2C MASTER ADDR, 50000);
SIM SCGC4 |= SIM SCGC4 DMA MASK;
tcd1.channel no = channel;
tcd1.ctrl = (0 | DMA DCR ERQ MASK
        | DMA DCR CS MASK
         | DMA DCR SSIZE(1)
         | DMA DCR DINC MASK
         | DMA DCR DSIZE(1)
         | DMA_DCR_D_REQ_MASK);
tcd1.saddr = &(I2C D(channel));
tcd1.daddr = &(i2c rx buffer.buf[0]);
tcd1.nbytes = 64-2;
dma_config(CONFIG_BASIC_XFR, &tcd1);
if (channel>3)
    printf("***invalid I2C channel***\r\n");
    return;
DMA REQC &= \sim (0x0F0000000>> (channel*8));
/* Make sure bus is idle */
while (I2C S(channel) & I2C S BUSY MASK);
/* Put module in master TX mode (generates START) */
I2C_C1(channel) |= (I2C_C1_MST_MASK | I2C_C1_TX_MASK);
/* Put target address into IBDR */
I2C_D(channel) = ( 0 | (I2C_SLAVE_ADDR << 1) | I2C_RX);
/* Wait for I2SR[IBB] (bus busy) to be set */
while (!(I2C S(channel) & I2C S BUSY MASK));
/* Wait for address transfer to complete */
while (!(I2C S(channel) & I2C S IICIF MASK));
I2C_S(channel) |= I2C_S_IICIF_MASK;
/* Clear TX/RX bit in order to set receive mode */
I2C C1(channel) &= ~I2C C1 TX MASK;
I2C_C1(channel) |= I2C_C1_DMAEN_MASK; //enable dma request
DMA REQC = (0x840000000>> (channel*8)); // dman, id 4
/* Dummy read to signal the module is ready for the next byte */
I2C D(channel);
dma_config(WAIT_FOR_XFR, &tcd1);
while (!(I2C_S(channel) & I2C_S_TCF_MASK));
I2C C1(channel) |= I2C C1 TXAK MASK;
I2C C1(channel) &= ~I2C C1 DMAEN MASK; //disable dma request
```

Using the Inter-Integrated Circuit on ColdFire+ and Kinetis, Rev. 0

```
DMA_REQC = 0; // disable dma req
        i2c_rx_buffer.buf[62] = I2C_D(channel);
        /* receive last byte */
        /* Wait for transfer to complete */
        while (!(I2C_S(channel) & I2C_S_IICIF_MASK));
        I2C_S(channel) |= I2C_S_IICIF_MASK;
        /* Generate STOP */
        I2C_C1(channel) &= ~I2C_C1_MST_MASK;
        i2c_rx_buffer.buf[63] = I2C_D(channel);
        /* Restore module to it's idle (but active) state */
        I2C_C1(channel) = 0x80;
        for(i=0;i<64;i++)
        if(i%16 == 0)
             {
                 printf("\r\n");
        printf("%02x ", i2c_rx_buffer.buf[i]);
    }
}
```

Using the Inter-Integrated Circuit on ColdFire+ and Kinetis, Rev. 0



Figure 12. Using DMA in master RX polling mode

## **NOTE**

Because in master RX mode some necessary control bit should be set after the address cycle, DMA transfer can be started after the address cycle and transferring direction is changed.

DMA transfer must be stopped before receiving second-to-last byte. TXACK should be set at this point.

I<sup>2</sup>C channel 0, 7-bit address, slave RX mode, receive 64 bytes from I<sup>2</sup>C master.

```
void i2c_dma_slave_rx(uint8 channel)
{
    struct dma_tcd tcd1;
    uint8 i;

    printf("**** i2c dma slave rx test ***\r\n");
    /* Init transmit buffer */
    i2c_rx_buffer.tx_index = 0;
    i2c_rx_buffer.rx_index = 0;
```

Using the Inter-Integrated Circuit on ColdFire+ and Kinetis, Rev. 0

```
i2c_rx_buffer.data_present = FALSE;
    i2c rx buffer.length = 64;
    iic init(channel, I2C SLAVE ADDR, 50000);
    SIM_SCGC4 |= SIM_SCGC4_DMA_MASK;
    tcd1.channel no = channel;
    tcd1.ctrl = (0 | DMA DCR ERQ MASK
                 | DMA DCR CS MASK
                 | DMA DCR SSIZE(1)
                 | DMA DCR DINC MASK
                  | DMA_DCR_DSIZE(1)
                 | DMA DCR D REQ MASK);
    tcd1.saddr = &(I2C D(channel));
    tcd1.daddr = &(i2c rx buffer.buf[0]);
    tcd1.nbytes = 64;
    dma config(CONFIG BASIC XFR, &tcd1);
    if(channel>3)
         printf("***invalid I2C channel***\r\n");
         return;
    DMA REQC &= \sim (0x0F0000000>> (channel*8));
    I2C C1(channel) |= I2C C1 DMAEN MASK; //enable dma request
    DMA REQC = (0x840000000>> (channel*8)); // dman, id 4
    dma_config(WAIT_FOR_XFR, &tcd1);
    I2C C1(channel) &= ~I2C C1 DMAEN MASK; //disable dma request
    DMA REQC = 0; // disable dma req
    for(i=0; i<64; i++)
         if(i%16 == 0)
             printf("\r\n");
        printf("%02x ", i2c_rx_buffer.buf[i]);
    }
}
                            Init I2C
                                                Init DMA
                                                                    Enable DMA
        start
                            module
                                                 channel
                                                                      request
                                               Disable I2C
                                                                    Polling DMA
                             end
                                              DMA request
                                                                     DONE flag
```

Figure 13. Using DMA in slave RX polling mode

I<sup>2</sup>C channel 0, 7-bit address, slave TX mode, receive 64 bytes from I<sup>2</sup>C master.

```
void i2c_dma_slave_tx(uint8 channel)
```

```
struct dma tcd tcd1;
uint8 i;
/* Init transmit buffer */
i2c_tx_buffer.tx_index = 0;
i2c_tx_buffer.rx_index = 0;
i2c tx buffer.data present = TRUE;
i2c tx buffer.length = 64;
i2c_tx_buffer.buf[0] = (uint8)(I2C_SLAVE_ADDR&0x0FF);
for (i=1; i<64; i++)
    i2c tx buffer.buf[i] = i;
iic init(channel, I2C SLAVE ADDR, 50000);
SIM SCGC4 |= SIM SCGC4 DMA MASK;
tcd1.channel no = channel;
tcd1.ctrl = (0 | DMA DCR ERQ MASK
             | DMA DCR SINC MASK
             | DMA_DCR_CS_MASK
             | DMA_DCR_SSIZE(1)
             | DMA DCR DSIZE(1)
             | DMA DCR D REQ MASK);
tcd1.daddr = &(I2C D(channel));
tcd1.saddr = &(i2c_tx_buffer.buf[1]);
tcd1.nbytes = 63;
dma_config(CONFIG_BASIC_XFR, &tcd1);
if(channel>3)
    printf("***invalid I2C channel***\r\n");
    return;
DMA REQC &= \sim (0x0F0000000>> (channel*8));
DMA REQC |= (0x84000000>> (channel*8)); // dman, id 4
while (!(I2C S(channel) & I2C S IICIF MASK));
I2C S(channel) |= I2C S IICIF MASK;
if (I2C_S(channel) & I2C_S_IAAS_MASK)
    if (I2C S(channel) & I2C S SRW MASK)
         /* Set tx index to 0 */
         i2c_tx_buffer.tx_index = 0;
         /* Master was reading from slave - Set Transmit Mode. */
         I2C C1(channel) |= I2C C1 TX MASK;
         I2C_C1(channel) |= I2C_C1_DMAEN_MASK; //enable dma request
         I2C_D(channel) = i2c_tx_buffer.buf[0];
         dma_config(WAIT_FOR_XFR, &tcd1);
```

#### Using the Inter-Integrated Circuit on ColdFire+ and Kinetis, Rev. 0



Figure 14. Using DMA in slave TX polling mode

#### **NOTE**

Start DMA transfer after the address cycle and trigger DMA by loading first data to  $I2Cx \, D$ .

## 4.4.4 SMBus-related code

Sample code for SMBus test can be found in the i2c\_smb\_basic project. There is no special difference between normal I<sup>2</sup>C APIs and SMBus APIs, except that you may need to set ALERTEN and SIICAEN when initializing the SMBus; follow *Section 4.4.2*, "Using interrupts" as a reference. Please also read i2csmbus handler() in i2c.c for more detailed information.

#### NOTE

According to Figure 6, 1 bit SCL delay is necessary in some operations. In sample code, this delay is accomplished by the Modulo Timer (MTIM). For a more detailed discussion of the MTIM, see the Modulo Timer chapter of your device's reference manual.

Using the Inter-Integrated Circuit on ColdFire+ and Kinetis, Rev. 0

According to SMBus protocol (PEC), when in master or slave RX mode, a soft CRC is needed during the ARP process. I2Cx\_SMB[ALERTEN] and I2Cx\_SMB[SIICAEN] should be set properly.

# 5 Summary

The new  $I^2C$  module supports 10-bit address mode as well as 7-bit address mode, adds support of SMBus protocol, and adds DMA supports for reducing CPU load. It also allows the use of both the polling and interrupt methods.

#### How to Reach Us:

**Home Page:** 

www.freescale.com

Web Support:

http://www.freescale.com/support

**USA/Europe or Locations Not Listed:** 

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
+1-800-521-6274 or +1-480-768-2130
www.freescale.com/support

Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2011. All rights reserved.

Document Number: AN4342 Rev. 0 08/2011

