# **Monostable Multivibrator**

The MC10198 is a retriggerable monostable multivibrator. Two enable inputs permit triggering on any combination of positive or negative edges as shown in the accompanying table. The trigger input is buffered by Schmitt triggers making it insensitive to input rise and fall times.

The pulse width is controlled by an external capacitor and resistor. The resistor sets a current which is the linear discharge rate of the capacitor. Also, the pulse width can be controlled by an external current source or voltage (see applications information).

For high-speed response with minimum delay, a hi-speed input is also provided. This input bypasses the internal Schmitt triggers and the output responds within 2 nanoseconds typically.

Output logic and threshold levels are standard MECL 10,000. Test conditions are per Table 2. Each "Precondition" referred to in Table 2 is per the sequence of Table 1.

- $P_D = 415 \text{ mW typ/pkg (No Load)}$
- $t_{pd} = 4.0$  ns typ Trigger Input to Q
- 2.0 ns tvp Hi-Speed Input to O

| 71 1                                        | 1 | •                |                        |
|---------------------------------------------|---|------------------|------------------------|
| • Min Timing Pulse Width                    |   | $PW_{Qmin}$      | 10 ns typ <sup>1</sup> |
| • Max Timing Pulse Width                    |   | $PW_{Qmax}$      | $>10 \text{ ms typ}^2$ |
| <ul> <li>Min Trigger Pulse Width</li> </ul> |   | $PW_T$           | 2.0 ns typ             |
| • Min Hi–Speed                              |   | $PW_{HS}$        | 3.0 ns typ             |
| Trigger Pulse Width                         |   |                  |                        |
| <ul> <li>Enable Setup Time</li> </ul>       |   | t <sub>set</sub> | 1.0 ns typ             |



## ON Semiconductor

http://onsemi.com

### **MARKING DIAGRAMS**



CDIP-16 **L SUFFIX CASE 620** 





PDIP-16 P SUFFIX **CASE 648** 





PLCC-20 **FN SUFFIX CASE 775** 



= Assembly Location

WL = Wafer Lot YY = Year WW = Work Week

#### ORDERING INFORMATION

| Device    | Package | Shipping        |
|-----------|---------|-----------------|
| MC10198L  | CDIP-16 | 25 Units / Rail |
| MC10198P  | PDIP-16 | 25 Units / Rail |
| MC10198FN | PLCC-20 | 46 Units / Rail |

1.0 ns typ

### **LOGIC DIAGRAM**



### **TRUTH TABLE**

| INPUT            |                  | OUTPUT                                            |
|------------------|------------------|---------------------------------------------------|
| E <sub>Pos</sub> | E <sub>Neg</sub> |                                                   |
| L                | L                | Triggers on both positive & negative input slopes |
| L                | Н                | Triggers on positive input slope                  |
| Н                | L                | Triggers on negative input slope                  |
| Н                | Н                | Trigger is disabled                               |

### DIP **PIN ASSIGNMENT**



Pin assignment is for Dual-in-Line Package. For PLCC pin assignment, see the Pin Conversion Tables on page 18 of the ON Semiconductor MECL Data Book (DL122/D).

### **TABLE 1 — PRECONDITION SEQUENCE**



- At t = 0a.) Apply  $V_{IHmax}$  to Pin 5 and 10.
  - b.) Apply V<sub>ILmin</sub> to Pin 15.
    c.) Ground Pin 4.
- At  $t \ge 10 \text{ ns}$ a.) Open Pin 1.
  - b.) Apply -3.0 Vdc to Pin 4. Hold these conditions for ≥10 ns.
- Return Pin 4 to Ground and perform test as indicated in Table 2.

### TABLE 2 — CONDITIONS FOR TESTING OUTPUT LEVELS

(See Table 1 for Precondition Sequence)



Pins 1,  $16 = V_{CC} = Ground$ Pins 6, 8 =  $V_{EE} = -5.2 \text{ Vdc}$ Outputs loaded 50  $\Omega$  to –2.0 Vdc

| st P.U.T.                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| est P.U.T.  condition DH 2 DH 3 condition DL 2 condition HA 2 HA 3 condition | condition DH 2 DH 3 Condition DL 3 DL 2 Condition HA 2 HA 3 CONDITION HA 3 CONDITION HA 2 HA 3 CONDITION HA 3 |

|                  |        | Piı                  |                      |               |                      |
|------------------|--------|----------------------|----------------------|---------------|----------------------|
| Test             | P.U.T. | 5                    | 10                   | 13            | 15                   |
| Precond          | lition |                      |                      |               |                      |
| $V_{OHA}$        | 2      |                      | V <sub>IHA min</sub> | P1            |                      |
| $V_{OHA}$        | 3      |                      | V <sub>ILA max</sub> | P1            |                      |
| Precond          | lition |                      |                      |               |                      |
| $V_{OLA}$        | 3      |                      |                      |               | V <sub>ILA max</sub> |
| $V_{OLA}$        | 2      |                      |                      |               | $V_{IHA\ min}$       |
| Precond          | lition |                      |                      |               |                      |
| $V_{OLA}$        | 2      |                      |                      | $V_{IL\ min}$ |                      |
| $V_{OLA}$        | 3      |                      |                      | $V_{IL\ min}$ |                      |
| Precond          | lition |                      |                      |               |                      |
| $V_{OLA}$        | 3      |                      |                      | P2            |                      |
| $V_{OLA}$        | 2      |                      |                      | P3            |                      |
| Precond          | lition |                      |                      |               |                      |
| $V_{OLA}$        | 3      |                      | V <sub>IH max</sub>  | P2            |                      |
| $V_{OLA}$        | 2      |                      | V <sub>IH max</sub>  | P3            |                      |
| Precond          | lition |                      |                      | .63           |                      |
| $V_{OLA}$        | 3      | $V_{IHA\ min}$       | V <sub>IH max</sub>  | P1            |                      |
| $V_{OLA}$        | 2      | V <sub>ILA max</sub> | V <sub>IH max</sub>  | P1            |                      |
| Precond          | lition |                      |                      |               |                      |
| $V_{OLA}$        | 3      | V <sub>IH max</sub>  | $V_{IHA\;min}$       | P1            |                      |
| V <sub>OLA</sub> | 2      | V <sub>IH max</sub>  | V <sub>ILA max</sub> | P1            |                      |

### **ELECTRICAL CHARACTERISTICS**

|                               |                                        |                   |                  |                   | 7                | Test Limits | 3                 |                  |                   |      |
|-------------------------------|----------------------------------------|-------------------|------------------|-------------------|------------------|-------------|-------------------|------------------|-------------------|------|
|                               |                                        | Pin<br>Under      | -30              | 0°C               |                  | +25°C       |                   | +85              | 5°C               |      |
| Characteristic                | Symbol                                 | Test              | Min              | Max               | Min              | Тур         | Max               | Min              | Max               | Unit |
| Power Supply Drain Current    | Ι <sub>Ε</sub>                         | 8                 |                  | 110               |                  | 80          | 100               |                  | 110               | mAdc |
| Input Current                 | l <sub>inH</sub>                       | 5, 10<br>13<br>15 |                  | 415<br>350<br>560 |                  |             | 260<br>220<br>350 |                  | 260<br>220<br>350 | μAdc |
|                               | I <sub>inL</sub>                       | 5                 | 0.5              |                   | 0.5              |             |                   | 0.3              |                   | μAdc |
| Output Voltage Logic 1        | V <sub>OH</sub>                        | 2<br>3            | -1.060<br>-1.060 | -0.890<br>-0.890  | -0.960<br>-0.960 |             | -0.810<br>-0.810  | -0.890<br>-0.890 | -0.700<br>-0.700  | Vdc  |
| Output Voltage Logic 0        | V <sub>OL</sub>                        | 2<br>3            | -1.890<br>-1.890 | -1.675<br>-1.675  | -1.850<br>-1.850 |             | -1.650<br>-1.650  | -1.825<br>-1.825 | -1.615<br>-1.615  | Vdc  |
| Threshold Voltage Logic 1     | $V_{OHA}$                              | 2<br>3            | -1.080<br>-1.080 |                   | -0.980<br>-0.980 |             |                   | -0.910<br>-0.910 |                   | Vdc  |
| Threshold Voltage Logic 0     | V <sub>OLA</sub>                       | 2<br>3            |                  | -1.655<br>-1.655  |                  |             | -1.630<br>-1.630  |                  | -1.595<br>-1.595  | Vdc  |
| Switching Times (50Ω Load)    |                                        |                   |                  |                   |                  |             |                   |                  |                   |      |
| Trigger Input                 | t <sub>T+Q+</sub><br>t <sub>T-Q+</sub> | 3<br>3            | 2.5<br>2.5       | 6.5<br>6.5        | 2.5<br>2.5       | 4.0<br>4.0  | 5.5<br>5.5        | 2.5<br>2.5       | 6.5<br>6.5        | ns   |
| High Speed Trigger Input      | t <sub>HS+Q+</sub>                     | 3                 | 1.5              | 3.2               | 1.5              | 2.0         | 2.8               | 1.5              | 3.2               | ns   |
| Minimum Timing Pulse<br>Width | $PW_{Qmin}$                            | 3                 |                  |                   |                  | 10.0        |                   |                  |                   | ns   |
| Maximum Timing Pulse Width    | PW <sub>Qmax</sub>                     | 3                 |                  |                   |                  | >10         |                   |                  |                   | ms   |
| Min Trigger Pulse Width       | $PW_T$                                 | 3                 |                  |                   | <b>*</b>         | 2.0         |                   |                  |                   | ns   |
| Min Hi-Spd Trig Pulse Width   | PW <sub>HS</sub>                       | 3                 |                  |                   |                  | 3.0         |                   |                  |                   | ns   |
| Rise Time (20 to 80%)         |                                        | 3                 | 1.5              | 4.0               | 1.5              |             | 3.5               | 1.5              | 4.0               | ns   |
| Fall Time (20 to 80%)         |                                        | 3                 | 1.5              | 4.0               | 1.5              |             | 3.5               | 1.5              | 4.0               | ns   |
| Enable Setup Time             | t <sub>setup</sub> (E)                 | 3                 |                  | 62.               |                  | 1.0         |                   |                  |                   | ns   |
| Enable Hold Time              | t <sub>hold</sub> (E)                  | 3                 |                  |                   |                  | 1.0         |                   |                  |                   | ns   |

The monostable is in the timing mode at the time of this test.
 C<sub>EXT</sub> = 0 (Pin 4 Open); R<sub>EXT</sub> = 0 (Pin 6 tied to V<sub>EE</sub>).
 C<sub>EXT</sub> = 10μF (Pin); R<sub>EXT</sub> = 2.7k (Pin 6).



## **ELECTRICAL CHARACTERISTICS** (continued)

|                                      |         |                        |                   | TEST VOLTAGE VALUES (Volts) |                    |                     |                     |                      |                                  |
|--------------------------------------|---------|------------------------|-------------------|-----------------------------|--------------------|---------------------|---------------------|----------------------|----------------------------------|
|                                      |         | @ Test Ten             | nperature         | V <sub>IHmax</sub>          | V <sub>ILmin</sub> | V <sub>IHAmin</sub> | V <sub>ILAmax</sub> | V <sub>EE</sub>      |                                  |
|                                      |         |                        | –30°C             | -0.890                      | -1.890             | -1.205              | -1.500              | <b>−</b> 5.2         |                                  |
|                                      |         |                        | +25°C             | -0.810                      | -1.850             | -1.105              | -1.475              | -5.2                 |                                  |
|                                      |         |                        | +85°C             | -0.700                      | -1.825             | -1.035              | -1.440              | -5.2                 |                                  |
|                                      |         |                        | Pin               | TEST V                      | OLTAGE AP          | PLIED TO P          | INS LISTED I        | BELOW                | <i>~</i> ` `                     |
| Characteristic                       |         | Symbol                 | Under<br>Test     | V <sub>IHmax</sub>          | V <sub>ILmin</sub> | V <sub>IHAmin</sub> | V <sub>ILAmax</sub> | V <sub>EE</sub>      | (V <sub>CC</sub> )<br>Gnd        |
| Power Supply Drain Current           |         | ΙE                     | 8                 |                             |                    |                     |                     | 6, 8                 | 1, 4, 16                         |
| Input Current                        |         | l <sub>inH</sub>       | 5, 10<br>13<br>15 | 5,10<br>13<br>15            |                    |                     |                     | 6, 8<br>6, 8<br>6, 8 | 1, 4, 16<br>1, 4, 16<br>1, 4, 16 |
|                                      |         | I <sub>inL</sub>       | 5                 |                             | 5                  |                     |                     | 6, 8                 | 1, 4, 16                         |
| Output Voltage                       | Logic 1 | V <sub>OH</sub>        | 2<br>3            | 13 (4.)                     | 13                 |                     |                     | 6, 8<br>6, 8         | 1, 4, 16<br>1, 4, 16             |
| Output Voltage                       | Logic 0 | V <sub>OL</sub>        | 2<br>3            | 13 (4.)                     | 13                 |                     |                     | 6, 8<br>6, 8         | 1, 4, 16<br>1, 4, 16             |
| Threshold Voltage                    | Logic 1 | V <sub>OHA</sub>       | 2<br>3            |                             |                    | 15                  | 15                  | 6, 8<br>6, 8         | 1, 16, 4<br>1, 16, 4             |
| Threshold Voltage                    | Logic 0 | $V_{OLA}$              | 2<br>3            |                             |                    | 15                  | 15                  | 6, 8<br>6, 8         | 1, 16, 4<br>1, 16, 4             |
| Switching Times (50Ω                 | 2 Load) |                        |                   | +1.11V                      |                    | Pulse In            | Pulse Out           | -3.2 V               | +2.0 V                           |
| Trigger Input                        |         | $t_{T+Q+} \ t_{T-Q+}$  | 3<br>3            | 10<br>5                     |                    | 13<br>13            | 3<br>3              | 6, 8<br>6, 8         | 1, 16, 4<br>1, 16, 4             |
| High Speed Trigger Input             |         | t <sub>HS+Q+</sub>     | 3                 |                             | <b>&gt;</b> <      | 15                  | 3                   | 6, 8                 | 1, 16, 4                         |
| Minimum Timing Pulse Width           |         | $PW_{Qmin}$            | 3                 |                             | .0                 |                     | Note 2.             | 6, 8                 | 1, 16, 4                         |
| Maximum Timing Pulse Width           | ı       | PW <sub>Qmax</sub>     | 3                 |                             |                    |                     | Note 3.             | 6, 8                 | 1, 16, 4                         |
| Minimum Trigger Pulse Width          |         | $PW_T$                 | 3                 |                             |                    | 13                  | 3                   | 6, 8                 | 1, 16, 4                         |
| Minimum Hi–Spd Trigger Puls<br>Width | se      | PW <sub>HS</sub>       | 3                 |                             |                    | 15                  | 3                   | 6, 8                 | 1, 16, 4                         |
| Rise Time (20 to                     | o 80%)  |                        | 3                 |                             |                    |                     |                     | 6, 8                 | 1, 16, 4                         |
| Fall Time (20 to                     | o 80%)  |                        | 3                 |                             |                    |                     |                     | 6, 8                 | 1, 16, 4                         |
| Enable Setup Time                    |         | t <sub>setup</sub> (E) | 3                 |                             |                    | 5                   | 3                   | 6, 8                 | 1, 16, 4                         |
| Enable Hold Time                     |         | t <sub>hold</sub> (E)  | 3                 |                             |                    | 5                   | 3                   | 6, 8                 | 1, 16, 4                         |

- 1. The monostable is in the timing mode at the time of this test.
- 2.  $C_{EXT} = 0$  (Pin 4 Open);  $R_{EXT} = 0$  (Pin 6 tied to  $V_{EE}$ ). 3.  $C_{EXT} = 10\mu F$  (Pin);  $R_{EXT} = 2.7k$  (Pin 6).



Each MECL 10,000 series circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is maintained. Outputs are terminated through a 50-ohm resistor to -2.0 volts. Test procedures are shown for only one gate. The other gates are tested in the same manner.

### SWITCHING TIME TEST CIRCUIT AND WAVEFORMS @ 25°C





#### APPLICATIONS INFORMATION

Circuit Operation:

1. PULSE WIDTH TIMING D The pulse width is determined by the external resistor and capacitor. The MC10198 also has an internal resistor (nominally 284 ohms) that can be used in series will rent the external pulse width control, is a constant voltage node (±3.60 V nominally). A resistance connected in series from this node to V<sub>EE</sub> sets a constant timing current This current determines the discharge rate of the capacitor:

where

DT = pulse width DV = 1.9 V change in capacitor voltage

OF WELL BOTH RECONNICE NO.

5. The MC10198 can be made non-retriggerable. The Q output is fed back to disable the trigger input during the triggered state (Logic Diagram). Figure 7 shows a positive triggered configuration; a similar configuration can be made for negative triggering.

### FIGURE 7 —



#### PACKAGE DIMENSIONS

### PLCC-20 **FN SUFFIX**

PLASTIC PLCC PACKAGE CASE 775-02 ISSUE C



#### NOTES:

G1 ⊕ 0.010 (0.250)③ T L-M ⑤ N ⑤

OF MICE. NOT PERSON

- OTES:

  1. DATUMS -L-, -M-, AND -N- DETERMINED WHERE TOP OF LEAD SHOULDER EXITS PLASTIC BODY AT MOLD PARTING LINE.

  2. DIMENSION G1, TRUE POSITION TO BE MEASURED AT DATUM -T-, SEATING PLANE.

  3. DIMENSIONS R AND U DO NOT INCLUDE MOLD FLASH. ALLOWABLE MOLD FLASH IS 0.010 (0.250) PER SIDE.

  4. DIMENSIONING AND TOLERANCING PER ANSI V14 5M 1982
- Y14.5M, 1982. CONTROLLING DIMENSION: INCH.
- THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM BY UP TO 0.012 (0.300). DIMENSIONS R AND U ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- DIMENSION H DOES NOT INCLUDE DAMBAR PROTRUSION OR INTRUSION. THE DAMBAR PROTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE GREATER THAN 0.037 (0.940). THE DAMBAR INTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE SMALLER THAN 0.025 (0.635).

|     | INC   | HES   | MILLIM | ETERS |
|-----|-------|-------|--------|-------|
| DIM | MIN   | MAX   | MIN    | MAX   |
| Α   | 0.385 | 0.395 | 9.78   | 10.03 |
| В   | 0.385 | 0.395 | 9.78   | 10.03 |
| С   | 0.165 | 0.180 | 4.20   | 4.57  |
| Ε   | 0.090 | 0.110 | 2.29   | 2.79  |
| F   | 0.013 | 0.019 | 0.33   | 0.48  |
| G   | 0.050 | BSC   | 1.27   | BSC   |
| Н   | 0.026 | 0.032 | 0.66   | 0.81  |
| J   | 0.020 |       | 0.51   |       |
| K   | 0.025 |       | 0.64   |       |
| R   | 0.350 | 0.356 | 8.89   | 9.04  |
| U   | 0.350 | 0.356 | 8.89   | 9.04  |
| ٧   | 0.042 | 0.048 | 1.07   | 1.21  |
| W   | 0.042 | 0.048 | 1.07   | 1.21  |
| X   | 0.042 | 0.056 | 1.07   | 1.42  |
| Υ   |       | 0.020 |        | 0.50  |
| Z   | 2°    | 10°   | 2°     | 10 °  |
| G1  | 0.310 | 0.330 | 7.88   | 8.38  |
| K1  | 0.040 |       | 1.02   |       |

### PACKAGE DIMENSIONS



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
   CONTROLLING DIMENSION: INCH.
   DIMENSION LTO CENTER OF LEAD WHEN CONTROLLING DIMENSION LTO CENTER OF LEAD WHEN

- FORMED PARALLEL

  DIMENSION F MAY NARROW TO 0.76 (0.030)
  WHERE THE LEAD ENTERS THE CERAMIC
  BODY.

|     | INC   | HES   | MILLIN   | IETERS |  |
|-----|-------|-------|----------|--------|--|
| DIM | MIN   | MAX   | MIN      | MAX    |  |
| Α   | 0.750 | 0.785 | 19.05    | 19.93  |  |
| В   | 0.240 | 0.295 | 6.10     | 7.49   |  |
| С   |       | 0.200 |          | 5.08   |  |
| D   | 0.015 | 0.020 | 0.39     | 0.50   |  |
| E   | 0.050 | BSC   | 1.27 BSC |        |  |
| F   | 0.055 | 0.065 | 1.40     | 1.65   |  |
| G   | 0.100 | BSC   | 2.54 BSC |        |  |
| Н   | 0.008 | 0.015 | 0.21     | 0.38   |  |
| K   | 0.125 | 0.170 | 3.18     | 4.31   |  |
| L   | 0.300 | BSC   | 7.62 BSC |        |  |
| М   | 0 °   | 15°   | 0 °      | 15°    |  |
| N   | 0.020 | 0.040 | 0.51     | 1.01   |  |

### PDIP-16 **P SUFFIX** PLASTIC DIP PACKAGE CASE 648-08 ISSUE R



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
  5. ROUNDED CORNERS OPTIONAL

|     | INC   | HES   | MILLIN   | IETERS |  |
|-----|-------|-------|----------|--------|--|
| DIM | MIN   | MAX   | MIN      | MAX    |  |
| Α   | 0.740 | 0.770 | 18.80    | 19.55  |  |
| В   | 0.250 | 0.270 | 6.35     | 6.85   |  |
| C   | 0.145 | 0.175 | 3.69     | 4.44   |  |
| D   | 0.015 | 0.021 | 0.39     | 0.53   |  |
| F   | 0.040 | 0.70  | 1.02     | 1.77   |  |
| G   | 0.100 | BSC   | 2.54 BSC |        |  |
| Н   | 0.050 | BSC   | 1.27 BSC |        |  |
| J   | 0.008 | 0.015 | 0.21     | 0.38   |  |
| K   | 0.110 | 0.130 | 2.80     | 3.30   |  |
| L   | 0.295 | 0.305 | 7.50     | 7.74   |  |
| M   | 0°    | 10°   | 0°       | 10 °   |  |
| S   | 0.020 | 0.040 | 0.51     | 1.01   |  |



ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

### Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

**JAPAN**: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031

**Phone**: 81–3–5740–2700 **Email**: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.