What Why How Who Conclusion

## Libre Silicon

David Lanzendörfer (leviathan)

Lanceville Technologies Group Ltd.

September 29, 2018

#### What we do

- We make truely free silicon through an open manufacturing process
- Breaking the monopoly of big semiconductor manufacturers
- Eliminating the vendor lock-in to big semiconductor manufacturers
- Making semiconductor development super quick and inexpensive

#### What we do

- Introducing the LSPL (LibreSilicon public license)
- Attracting commercial design houses to develop free silicon
- Eliminating NDAs<sup>1</sup> from hardware design flow
- Eliminating hardware back doors

<sup>&</sup>lt;sup>1</sup>Non-disclosure Agreements

## Why are we doing this?

- MPWs<sup>2</sup> cost around 20'000 USD
- MPWs take around 2-9 months
- All manufacturers want NDAs (some NDAs even have NDAs!)
- Your design for a vendor process contains process specific design quirks (also under NDA!)
- No manufacturer provides the GDS2 files in order to manufacture the designs in your basement (there is no free silicon yet)
- You can't even publish your own designs!

<sup>&</sup>lt;sup>2</sup>Multi Project Wafer

## Imagine you like to manufacture your own chip

- You're going to a foundry
- Signing at least 3 NDAs, one for the PDK<sup>3</sup>, one for the standard cell libary and one for purchase details
- Invest a lot of money for the layout development and the mask set
- And have some reasons to change the foundry service...

<sup>&</sup>lt;sup>3</sup>Process design kit



#### Reasons are

- The technology is completely different
- The standard cells are mostly different
- The mask does not leave the foundry
- And even do not match another technology in another foundry
- Well, you've burned the costs for layout and mask set

#### Closed silicon market



<sup>4</sup>http://semimd.com/favre/2016/08/24

#### How we do it

- Introducing an open source chip manufacturing process standard specification
- Introducing a fully integrated free EDA for ASIC design<sup>5</sup>
- Renting the clean room and manufacturing equipment at HKUST every 2 weeks for around 12 hours





#### Libre Silicon EDA Tools

- OtFlow EDA<sup>6</sup>
  - EDA suite written in Qt5
  - Wave viewer
  - Planned:
    - Integration of higher level HDLs (CLash)
    - Plugins through PythonQt
- Icarus Verilog simulation<sup>7</sup>
- QRouter maze router<sup>8</sup>
- GrayWolf floor planner<sup>9</sup>
- Libre silicon compiler<sup>10</sup>

```
6https://github.com/leviathanch/qtflow
```

<sup>&</sup>lt;sup>7</sup>http://iverilog.icarus.com

<sup>8</sup>https://github.com/leviathanch/grouter

<sup>&</sup>lt;sup>9</sup>https://github.com/leviathanch/graywolf

<sup>&</sup>lt;sup>10</sup>https://github.com/foshardware/lsc.git David Lanzendörfer (leviathan)

### Helpful links

- Mailing list https://list.o2s.ch/mailman/listinfo/libre-silicon-devel
- Process
  https://github.com/libresilicon/libresiliconprocess
- Test wafer (珠江芯片一号)https://github.com/chipforge/PearlRiver
- Standard cell library https://github.com/chipforge/StdCellLib
- Layout software/EDA https://github.com/leviathanch/qtflow

# You can help:-)

### **PearlRiver**



# Bonding pad



What Why **How** Who Conclusion

# Holy apple of divine discord



## QtFlow screen shots



## Make your self independend

- You know about semiconductor manufacturing? Help us design an open and free process
- Fit with licensing? Help us with the LSPL
- You can help in other places if you like :-)

#### **TODO**

- Shrink PearlRiver(珠江芯片一号) test wafer
- Next review before ordering the masks
- Documentation about what and how we like to measure parameters
- Transfer parameters into Spice BSIM3v3 models
- Manufacture a couple of wafers and doing measurement at HKUST
- Process refinement
- Finish standard cells
- Install process foundry for mass production
- Manufacture first microcontroller chip in 2019 (北角芯片)

#### License

- Free and open source while for real hardware GPL or BSD does not work.
- Others like CERN we already evaluated.
- We like that everybody can use the process (even in your basement),
- Including universities and real foundries.

#### Transfer-able

- Everybody should have the possibility to transfer own designs into other foundries.
- Foundries can compete in production cost and / or corporate.
- Usable for education also, while even analog designs heavy depends on process parameters.

## The history so far

- 2017
- 2018

#### 2017

- leviathan opened a possibility to rent a clean room at Hong Kong University of Science and Technology
- leviathan got some funding
- leviathan gave a lightning talk in Leipzig at the 34th Chaos Communication Congress

#### 2018

- We developed the first version of our 1um LibreSilicon process
- We are working on the standard cell library
- We already held a tool chain hackathon
- We are layouting a first test wafer(珠江芯片一号) for technology parameter measurement
- Currently reviewing the test wafer and compress the layout now for more chips per wafer.

#### Links

- Process
  https://github.com/libresilicon/libresiliconprocess
- Test wafer (珠江芯片一号)
   hhttps://github.com/chipforge/PearlRiver
- Standard cell library hhttps://github.com/chipforge/StdCellLib
- Tool Chain hhttps://github.com/leviathanch/qtflow

What Why How **Who** Conclusion

# Community projects



Yosys Open SYnthesis Suite



## Companies and institutions





# **e**fabless:



#### Mumble

- Weekly voice only conference call over Mumble<sup>11</sup>
- Every Sunday 21 p.m Hong Kong Time
- Server 109.109.202.102, Port 64738

<sup>11</sup>https://www.mumble.com/mumble-download.php

#### Contact me

- E-Mail (preferred): david.lanzendoerfer@lanceville.cn
- Check whether I'm hanging around in Mumble (WARNING: Sometimes there are strange people there, it's public)
- IRC:
  - Channel ##lsa on irc.freenode.net belongs to LibreSilicon alliance
  - I'm hanging around on irc.freenode.net as leviathanch

#### Thanks!

## 非常感谢你们! Thank you very much!

