# Physical Synthesis Data Format (PSDF) Specification

Version 0.3 May 27, 2005

By Altera Corporation

# Table of Contents:

| 1. | 1    | OVERVIEW                   | 2 |
|----|------|----------------------------|---|
| 2. | ı    | CONTENTS OF PSDF           | 2 |
|    | 2.1  | PSDF Version Statement     | 2 |
|    | 2.2  | LogicLock Region Statement |   |
|    | 2.3  | ID Statement               |   |
|    | 2.4  | Output Term ID Statement   |   |
|    | 2.5  | Pin Statement              | 3 |
|    | 2.6  | I/O Register Statement     | 3 |
|    | 2.7  | Configuration Statement    | 3 |
|    | Al   | II Atom Type               | 3 |
|    | Lo   | cell Atom                  | 3 |
|    | 1/0  | O Atom                     | 3 |
|    | R    | AM Atom                    | 4 |
|    | М    | IAC MULT Atom              | 5 |
|    | М    | IAC OUT Atom               | 5 |
|    | 2.8  | Placement Statement        | 6 |
|    | 2.9  | Driver/Load Record         | 6 |
|    | 2.10 | Driver Statement           | 6 |
|    | 2.11 | 1 Load Statement           | 6 |
|    | 2.12 | 2 Black Box Statement      | 7 |
| 3. |      | SYNTAX OF PSDF             | 7 |
|    | PSE  | DF Syntax                  | 7 |

# 1. Overview

This document describes the syntax and contents of Physical Synthesis Data File (PSDF).

PSDF file enables EDA synthesis tools to access physical synthesis data from the Quartus<sup>®</sup> II development tools in a defined and consistent way. EDA tools can use the placement and delay data to resynthesize and optimize the design to meet the user constraints in the final place&routed design.

# 2. Contents of PSDF

PSDF is contained in an ASCII format file and can be generated after place&route. The file contains information about interconnect delays, atom locations, register-packing in I/Os, LUT input permutations, pin assignments.

This section describes the PSDF file contents. The file is organized as a partially ordered set of statements. Each statement is a single text line delimited by 'newline'. Each statement starts with a unique letter followed by a space. This first letter identifies the type of statement. All lines that start with '#' are single line comments. An ordered subset of the statements is called a record in this document.

# 2.1 PSDF Version Statement

Letter 'V' identifies this statement. The statement contains the PSDF file version number. This version number can be used to differentiate between changes in the file format specifications. Tools accessing the file can process the rest of the file based on this version number.

# V <version number>

E.g. V 1.0

# 2.2 LogicLock Region Statement

Letter 'G' identifies this statement. The statement provides post-fit information about LogicLock regions in the design and assigns a unique ID number to each region that is used throughout the rest of the file to denote region membership on the various instances.

# G <id>"<name>" <origin> <state> \"<parent>\" <height> <width> <autosize>

E.g. G 1 "my logiclock region" X10\_Y10 locked "" 10 10 0 G 2 "my child logiclock region" X12 Y12 floating "my logiclock region" 2 2 1

# 2.3 ID Statement

Letter 'N' identifies this statement. The statement associates each instance in the design with a unique integer ID. It also provides the name of entity for the instance. All other statements refer to the instance using this ID. The purpose of this ID is to optimize the size of file and subsequent processing time for tools.

# N <instance ID> <instance path> <entity name>

E.g. N 1269 top.myram.ram\_inst\_1 stratix\_ram\_block

# 2.4 Output Term ID Statement

Letter 'O' identifies this statement. The statement associates possible output terms with each instance in the design. The integer ID refers to the instance that the output term is a child of. The statement also provides the name of the entity for the output term, but the main purpose is to identify possible buried instances in the design as a result of register packing.

# O <instance ID> <output term path> <entity name> <pin name>

E.g. O 1269 inst\_2[0] stratix\_ram\_block dataout[0]

# 2.5 Pin Statement

Letter 'l' identifies this statement. The statement associates each design interface port with its i/o atom location on device and the package pin it connects to. The pin name starts with "Pin\_" followed by actual pin name on package.

# I <i/f port name> <location> <package pin name>

E.g. I addr[3] T\_50 Pin\_A5

# 2.6 I/O Register Statement

Letter 'R' identifies this statement. The statement associates an instance of register with i/f port. The presence of this statement indicates that the original register instance has been packed into the specified i/f port during place&route. Tools can use this data during back-annotation for the register.

# R <instance ID> <i/f port name>

E.g. R 1376 dout[7]

# 2.7 Configuration Statement

Letter 'C' identifies this statement. The statement associates an instance with its configuration parameters.

# C <instance ID> {<param name>=<param value>}

E.g. C 967 mode=normal sumc=datac mask=FF00

The configuration parameters are described below. The relevant names of parameters on wysiwyg atom are provided within paranthesis.

# **All Atom Type**

1. **IIr** – LogicLock region membership. Can have any integer value. The value corresponds to the LogicLock region ID to which this atom has been assigned. Atoms can assigned explicitly to only one LogicLock region at time.

# **Lcell Atom**

- 1. **mode** Operation mode (operation mode). Can have values of "normal", "arithmetic".
- 2. **sumc** sum LUT C input (sum\_lutc\_input). Can have values of "datac", "qfbk", "cin".
- 3. **mask** LUT mask (*lut\_mask*). Can have values of 4 digit hexadecimal number.

#### I/O Atom

1. mode - Operation mode (operation\_mode). Can have values of "input", "output", "bidir".

# **RAM Atom**

- 1. **mode** Operation mode (*operation\_mode*). Can have values of "single\_port", "dual\_port", "bidir\_dual\_port", "rom".
- iclka Port A data in clock (port\_a\_data\_in\_clock). Can have values of "clock0", "clock1", "none".
- 3. iclra Port A data in clear (port\_a\_data\_in\_clear). Can have values of "clear0", "none".
- 4. **oclka** Port A data out clock (*port\_a\_data\_out\_clock*). Can have values of "clock0", "clock1", "none".
- 5. **oclra** Port A data out clear (*port\_a\_data\_out\_clear*). Can have values of "clear0", "clear1", "none".
- raclka Port A read address clock (port\_a\_read\_address\_clock). Can have values of "clock0", "clock1", "none".
- racIra Port A read address clear (port\_a\_read\_address\_clear). Can have values of "clear0", "clear1", "none".
- 8. **reclka** Port A read enable clock (*port\_a\_read\_enable\_clock*). Can have values of "clock0", "clock1", "none".
- 9. **recIra** Port A read enable clear (*port\_a\_read\_enable\_clear*). Can have values of "clear0", "clear1", "none".
- 10. **wlclka** Port A write logic clock (*port\_a\_write\_logic\_clock*). Can have values of "clock0", "clock1", "none".
- 11. **wacIra** Port A write address clear (*port\_a\_write\_address\_clear*). Can have values of "clear0", "clear1", "none".
- 12. **weclra** Port A write enable clear (*port\_a\_write\_enable\_clear*). Can have values of "clear0", "clear1", "none".
- 13. **iclkb** Port B data in clock (*port\_b\_data\_in\_clock*). Can have values of "clock0", "clock1", "none".
- 14. iclrb Port B data in clear (port b data in clear). Can have values of "clear0", "none".
- 15. **oclkb** Port B data out clock (*port\_b\_data\_out\_clock*). Can have values of "clock0", "clock1", "none".
- 16. **ocIrb** Port B data out clear (*port\_b\_data\_out\_clear*). Can have values of "clear0", "clear1", "none".
- 17. **raclkb** Port B read address clock (*port\_b\_read\_address\_clock*). Can have values of "clock0", "clock1", "none".
- 18. **racIrb** Port B read address clear (*port\_b\_read\_address\_clear*). Can have values of "clear0", "clear1", "none".
- 19. **reclkb** Port B read enable clock (*port\_b\_read\_enable\_clock*). Can have values of "clock0", "clock1", "none".
- 20. **recIrb** Port B read enable clear (*port\_b\_read\_enable\_clear*). Can have values of "clear0", "clear1", "none".
- 21. **wlclkb** Port B write logic clock (*port\_b\_write\_logic\_clock*). Can have values of "clock0", "clock1", "none".
- 22. **wacIrb** Port B write address clear (*port\_b\_write\_address\_clear*). Can have values of "clear0", "clear1", "none".
- 23. **weclrb** Port B write enable clear (*port\_b\_write\_enable\_clear*). Can have values of "clear0", "clear1", "none".
- 24. **type** RAM block type (*ram\_block\_type*). Can have values of "auto", "M512", "M4K", "MRAM".
- 25. **becIra** Port A byte enable clear (*port\_a\_byteenamask\_clear*). Can have values of "clear0", "clear1", "none".
- 26. **dwda** Port A data width (*port\_a\_data\_width*). Can have a positive integer value.
- 27. **acIra** Port A address clear (*port\_a\_address\_clear*). Can have values of "clear0", "clear1", "none".
- 28. **beclkb** Port B byte enable clock (*port\_b\_byteenamask\_clock*). Can have values of "clock0", "clock1", "none".

- 29. **becIrb** Port B byte enable clear (port\_b\_byteenamask\_clear). Can have values of "clear0", "clear1", "none".
- 30. **dwdb** Port B data width (port b data width). Can have a positive integer value.
- 31. aclkb Port B address clock (port\_b\_address\_clock). Can have values of "clock0", "clock1", "none".
- 32. acIrb Port B address clear (port b address clear). Can have values of "clear0", "clear1", "none".
- 33. rweclkb Port B read/write enable clock (port\_b\_read\_enable\_write\_enable\_clock). Can have values of "clock0", "clock1", "none".
- 34. rwecIrb Port B read/write enable clear (port\_b\_read\_enable\_write\_enable\_clear). Can have values of "clear0", "clear1", "none".

#### MAC MULT Atom

- 1. **dwda** Data A width (*dataa width*). Can have a positive integer value.
- 2. **dwdb** Data B width (*datab\_width*). Can have a positive integer value.
- 3. dclka Data A clock (dataa clock). Can have values of "0", "1", "2", "3", "none".
- dclkb Data B clock (datab\_clock). Can have values of "0", "1", "2", "3", "none".
   dclra Data A clear (dataa\_clear). Can have values of "0", "1", "2", "3", "none".
- 6. dclrb Data B clear (datab\_clear). Can have values of "0", "1", "2", "3", "none".
- 7. sclka Sign A clock (signa\_clock). Can have values of "0", "1", "2", "3", "none".
- 8. **sclkb** Sign B clock (signb\_clock). Can have values of "0", "1", "2", "3", "none".
- 9. sclra Sign A clear (signa\_clear). Can have values of "0", "1", "2", "3", "none".
- 10. **sclrb** Sign B clear (signb\_clear). Can have values of "0", "1", "2", "3", "none".
- 11. **oclk** Data out clock (output\_clock). Can have values of "0", "1", "2", "3", "none".
- 12. **oclr** Data out clear (output clear). Can have values of "0", "1", "2", "3", "none".

# **MAC OUT Atom**

- 1. **dwda** Data A width (*dataa\_width*). Can have a positive integer value.
- 2. **dwdb** Data B width (*datab width*). Can have a positive integer value.
- 3. **dwdc** Data C width (*datac width*). Can have a positive integer value.
- 4. **dwdd** Data D width (*datad\_width*). Can have a positive integer value.
- 5. aclk0 Addnsub 0 clock (addnsub0\_clock). Can have values of "0", "1", "2", "3", "none".
- 6. aclk1 Addnsub1 clock (addnsub1\_clock). Can have values of "0", "1", "2", "3", "none".
- 7. aclr0 Addnsub 0 clear (addnsub0\_clear). Can have values of "0", "1", "2", "3", "none".
- 8. acIr1 Addnsub 1 clear (addnsub1 clear). Can have values of "0", "1", "2", "3", "none".
- 9. zclk Zeroacc clock (zeroacc\_clock). Can have values of "0", "1", "2", "3", "none".
- 10. zclr Zeroacc clock (zeroacc\_clear). Can have values of "0", "1", "2", "3", "none".
- 11. **sclka** Sign A clock (*signa\_clock*). Can have values of "0", "1", "2", "3", "none". 12. **sclkb** Sign B clock (*signb\_clock*). Can have values of "0", "1", "2", "3", "none".
- 13. sclra Sign A clear (signa\_clear). Can have values of "0", "1", "2", "3", "none".
- 14. scirb Sign B clear (signb clear). Can have values of "0". "1". "2". "3". "none".
- 15. apclk0 Addnsub 0 pipeline clock (addnsub0 pipeline clock). Can have values of "0", "1", "2", "3", "none".
- 16. apclk1 Addnsub 1 pipeline clock (addnsub1 pipeline clock). Can have values of "0", "1", "2", "3", "none".
- 17. **zpclk** Zeroacc pipeline clock (zeroacc pipeline clock). Can have values of "0", "1", "2", "3", "none".
- 18. spclka Sign A pipeline clock (signa\_pipeline\_clock). Can have values of "0", "1", "2", "3", "none".
- 19. spclkb Sign B pipeline clock (signb pipeline clock). Can have values of "0", "1", "2", "3", "none".
- apclr0 Addnsub 0 pipeline clear (addnsub0\_pipeline\_clear). Can have values of "0", "1", "2", "3", "none".

- 21. **apcIr1** Addnsub 1 pipeline clear (*addnsub1\_pipeline\_clear*). Can have values of "0", "1", "2", "3", "none".
- 22. **zpcIr** Zeroacc pipeline clear (*zeroacc\_pipeline\_clear*). Can have values of "0", "1", "2", "3", "none".
- 23. **spcIra** Sign A pipeline clear (*signa\_pipeline\_clear*). Can have values of "0", "1", "2", "3", "none".
- 24. **spcIrb** Sign B pipeline clear (*signb\_pipeline\_clear*). Can have values of "0", "1", "2", "3", "none".
- 25. oclk Data out clock (output clock). Can have values of "0", "1", "2", "3", "none".
- 26. **oclr** Data out clear (output\_clear). Can have values of "0", "1", "2", "3", "none".

# 2.8 Placement Statement

Letter 'P' identifies this statement. The statement associates an instance with its location on device. It also optionally describes the permutation of LUT inputs for Icell atom.

# P <instance ID> <location> [ <permutation vector> ]

```
E.g. P 967 LC_X47_Y30_N4 {2,1,3,0}
```

The permutation vector is of the form { i1, i2, i3, i4 }, where i1, i2, i3 & i4 are input indices of LUT. The LUT inputs dataa, datab, datac, datad have indices of 1, 2, 3, 4 respectively. The index 0 indicates absence of a connection. The permutation implies that original signal connected to LUT input indexed i1 is now connected to dataa, original signal connected to LUT input indexed i2 is now connected to datab and so forth.

#### 2.9 Driver/Load Record

This record contains statements which specify a driver instance followed by a set of load instances. It represents the connectivity between the instances.

```
<driver statement>
<load statement>
...
...
<load statement>
```

# 2.10 Driver Statement

Letter 'D' identifies this statement. The statement specifies an instance and its port which is driver for a signal. The statement is followed by a set of load statements.

#### D <instance ID> <instance port name>

E.g. D 967 regout

# 2.11 Load Statement

Letter 'L' identifies this statement. The statement specifies an instance and its port which is load on the previously specified driver. It specifies the interconnect delay between the driver and load. The delay values are in picoseconds. The statement is preceded by either other load statements or a driver statement.

# L <instance ID> <instance port name> <i/c delay>

E.g. L 968 dataa 924

# 2.12 Black Box Statement

Letter 'B' identifies this statement. The statement associates an instance within a black box entity with the instance of the black box entity.

# B <instance ID> <instance ID>

E.g. B 1437 1438

Where ID 1437 is for instance top.myram.ram\_block\_inst\_1 and

ID 1438 is for instance top.myram

# 3. Syntax of PSDF

The formal description of the PSDF file syntax is as below.

integer - A positive integer number. E.g. 23, 498.

real - A real number. E.g. 1476, 43.8.

string - Any string. E.g. 1.3, abc.

*identifier* – A string containing only alphanumeric characters (alphabet, number, underscore). E.g. top, sub\_inst.

# **PSDF Syntax**

psdf\_file ::= records\_list

records\_list ::= version\_statement

||= logiclock\_statement

||= id statement

||= oterm\_id\_statement ||= pin\_statement ||= ioreg\_statement ||= config\_statement ||= placement\_statement ||= driver\_load\_record ||= blackbox\_statement

driver\_load\_record ::= driver\_statement { load\_statement }

version statement ::= 'V' version string

logiclock\_statement ::= 'G' | Ilr\_id "| Ilr\_name" | Ilr\_origin | Ilr\_state "| Ilr\_parent" | Ilr\_height

Ilr\_width Ilr\_autosize

JSIZE

id\_statement ::= 'N' instance\_id instance\_path entity\_name

oterm\_id\_statement ::= 'O' instance\_id output\_term\_path entity\_name pin\_name

pin\_statement ::= 'I' port\_name location pin\_name

ioreg\_statement ::= 'R' instance\_id port\_name

config\_statement ::= 'C' instance\_id {param\_name=param\_value}

placement\_statement ::= 'P' instance\_id location

||= 'P' instance\_id location permutation\_vector

driver\_statement ::= 'D' instance\_id port\_name

load\_statement ::= 'L' instance\_id port\_name delay

blackbox\_statement ::= 'B' instance\_id instance\_id

instance\_path ::= identifier{'.'identifier}

pin\_name ::= string
entity\_name ::= identifier
instance\_id ::= integer
version\_string ::= string
port\_name ::= identifier

||= identifier '[' integer ':' integer ']'

pin\_name ::= Pin\_string
param\_name ::= identifier
param\_value ::= string

||= integer

location ::= string delay ::= real

permutation\_vector ::= '{' integer ',' integer ',

 Ilr\_id
 ::= integer

 Ilr\_name
 ::= string

 Ilr\_parent
 ::= string

 Ilr\_height
 ::= integer

 Ilr\_width
 ::= integer

 Ilr\_autosize
 ::= 0 | 1

Ilr\_state ::= floating | locked | soft
Ilr\_origin ::= 'X' integer'\_Y' integer

Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

This document is being provided on an "as-is" basis and as an accommodation and therefore all warranties, representations or guarantees of any kind (whether express, implied or statutory) including, without limitation, warranties of merchantability, non-infringement, or fitness for a particular purpose, are specifically disclaimed.