# Cyclone™ II Megafunctions Feature Functional Description

Version 1.0 May 27, 2005

By Altera Corporation

# **Table of Contents:**

| 1. | OV    | ERVIEW                                                        | 4  |
|----|-------|---------------------------------------------------------------|----|
| 1  | .1    | Summary of Changes vs. the Original Cyclone Family            | 4  |
| 2. | INF   | ERABLE QUARTUS II MEGAFUNCTIONS                               |    |
| ,  | 2.1   | Megafunctions with No Behavioral Changes Since Cyclone Device |    |
| 2  | 2.1.1 | altaccumulate                                                 |    |
|    | 2.1.1 | altshift_taps                                                 |    |
|    | 2.1.2 | - ·                                                           |    |
|    | 2.1.3 | lpm add sub                                                   |    |
|    | 2.1.4 | lpm_compare                                                   |    |
|    | 2.1.5 | lpm_counter                                                   |    |
|    | 2.1.6 | lpm_divide                                                    |    |
|    | 2.1.7 | lpm_mult                                                      |    |
| 2  | 2.2   | altmult_accum                                                 |    |
| _  | 2.2.1 | MegaWizard plug-in                                            |    |
|    | 2.2.2 | Parameter and port list                                       |    |
|    | 2.2.3 | Parameter definitions                                         |    |
|    | 2.2.4 | Port definitions                                              | 14 |
| 2  | 2.3   | altmult_add                                                   | 15 |
|    | 2.3.1 | MegaWizard plug-in                                            | 16 |
|    | 2.3.2 | Parameter and port list                                       | 16 |
|    | 2.3.3 | Parameter definitions                                         | 18 |
|    | 2.3.4 | Port definitions                                              | 23 |
| 2  | 2.4   | altsyncram                                                    | 24 |
|    | 2.4.1 | MegaWizard plug-in                                            | 24 |
|    | 2.4.2 | Parameter and port list                                       | 24 |
|    | 2.4.3 | Parameter Definitions                                         | 25 |
|    | 2.4.4 | Port definitions                                              | 27 |
| 2  | 2.5   | parallel_add                                                  | 28 |
|    | 2.5.1 | MegaWizard plug-in                                            | 28 |
|    | 2.5.2 | Megafunction Ports and Parameters                             | 28 |
|    | 2.5.3 | Parameter definitions                                         | 29 |
| 3. | NO    | N-INFERABLE MEGAFUNCTIONS                                     | 29 |

| 3.1 |       | altclkbuf                              | . 29 |
|-----|-------|----------------------------------------|------|
|     | 3.1.1 | Behavior Diagram                       | . 29 |
|     | 3.1.2 | MegaWizard plug-in                     | . 30 |
|     | 3.1.3 | Megafunction Ports and Parameters      | . 30 |
|     | 3.1.4 | Parameter and Port Definitions         | . 30 |
| ,   | 3.2   | altddio_in, altddio_out, altddio_bidir | . 30 |
| ,   | 3.3   | altmemmult                             | . 30 |
| ,   | 3.4   | altpll                                 | 31   |
| ,   | 3.5   | dcfifo                                 | 31   |
| 3.6 |       | scfifo                                 | 32   |

#### 1. Overview

This document described the changes to Quartus<sup>®</sup> II library megafunctions to support the Cyclone II device family. For most megafunctions, behavior remains unchanged compared to previous device families. No new megafunctions are planned for Cyclone II hardware support.

### 1.1 Summary of Changes vs. the Original Cyclone Family

Changes of interest lie in DSP-related megafunctions and RAM-based megafunctions. The changes listed in the following table are relative to the original Cyclone family, unless otherwise noted.

| Category | Megafunctions                | New features                                                                                                                                                                                                                                                      | New restrictions                                                                                                                                                                                   |
|----------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RAM      | Altsyncram                   | All Stratix <sup>®</sup> II M4K features supported:     Addressstall_a/b ports     Clock enable bypass parameters for port registers                                                                                                                              | None vs. Cyclone<br>Architecture                                                                                                                                                                   |
|          | dcfifo                       | Reduced write-to-read latency vs. Cyclone architecture. Also improved performance and LE efficiency. Behavior is the same as the Stratix II architecture                                                                                                          | None vs. Cyclone<br>Architecture                                                                                                                                                                   |
| DSP      | altmult_accum<br>altmult_add | For altmult_add, there is a new dynamic scan chain feature.  For altmult_accum, there is a new wide sload port.  Multipliers are now implemented in dedicated hardware. Stratix II rounding and saturation features are not supported in Cyclone II architecture. | Single clock     restriction (registers     are still optional, but     if present must use     common clock)      Common     asynchronous clear     for all registers     (affects all registers) |
| PLL      | altpll                       | Same as Stratix II "Fast" PLL, but with fewer outputs, no dynamic phase control, and no reconfigurability                                                                                                                                                         | None vs. Cyclone<br>Architecture                                                                                                                                                                   |
|          | altclkctrl                   | Clock buffer                                                                                                                                                                                                                                                      | Did not exist in Cyclone<br>Architecture                                                                                                                                                           |

## 2. Inferable Quartus II Megafunctions

Arithmetic or memory megafunctions are grouped here since they are of particular interest to synthesis tools. Unless otherwise noted, these megafunctions will have Clearbox support

#### 2.1 Megafunctions with No Behavioral Changes Since Cyclone Device

Many megafunctions, including all LPM megafunctions, have no behavioral changes when compared with the original Cyclone family. For all of these functions, the port, parameter, and MegaWizard plug-in will remain the same.

#### 2.1.1 altaccumulate

This is the accumulator megafunction. It is implemented using LEs. The Cyclone II behavior is identical to the original Cyclone behavior.

#### Parameter and port list

#### **Parameter definitions**

**right\_shift\_distance:** 0 means normal accumulator behavior. Non-zero values will result in shift toward the LSB of the given number of bits on each clock cycle. This is especially useful as a building block for multi-cycle shift-and-accumulate multipliers. This parameter is for clearbox internal use and it is not exposed through the megawizard or the megafunction interface.

**use\_wys:** For some device families, chooses an implementation based on LE WYSIWYGs, rather than the alternate carry sum-based implementation. Ignored for Cyclone II architecture.

#### Port definitions

**sign\_data:** 1 is signed 0 is unsigned. LPM\_REPRESENTATION should be unused when sign\_data is used.

**cout:** Carry-out of the accumulator. This is an unregistered output (i.e. it changes between clock edges). Useful for pipelining and chaining multiple accumulators.

#### 2.1.2 altshift\_taps

This is the RAM-based shift register with taps megafunction. 'Taps' means that data from the shift register is observed only at certain points only the shift-register chain. The tap points must be exactly evenly spaced (see **tap\_distance** parameter). All device families with simple dual-port RAM are supported.

#### Parameter and port list

```
component altshift_taps
    generic (
        number_of_taps : natural;
        power_up_state : string := "CLEARED"; -- "CLEARED", "DONT_CARE"
        tap_distance : natural;
        width : natural;
        lpm_type : string := "altshift_taps"
);
    port(
        clken : in std_logic := '1';
        clock : in std_logic;
        shiftin : in std_logic_vector(width-1 downto 0);
        shiftout : out std_logic_vector(width-1 downto 0);
        taps : out std_logic_vector(width*number_of_taps-1 downto 0)
);
end component;
```

#### Parameter definitions

**number\_of\_taps:** The number of evenly spaced points in the shift register where intermediate states are visible. In terms of the RAM-based implementation, this parameter corresponds to the number of RAM bits per word that will be used.

**tap\_distance:** Spacing between taps in shift positions (i.e. clock cycles). In terms of the RAM-based implementation, this parameter corresponds to the number of RAM words that will be used.

width: The number of bits per position in the shift register. This can also be described as the number of parallel single-bit shift registers.

**power\_up\_state:** Controls whether the shift register powers up with zero contents ("CLEARED") or with unknown contents ("DONT\_CARE"). The value "CLEARED", which is the default, forces the use of M512 or M4K RAM blocks in Cyclone II and original Cyclone devices. "DONT\_CARE" allows the use of MegaRAM blocks.

#### 2.1.2.1 Megafunction implementation

The altshift\_taps megafunction implementation was changed in the Quartus II software version 3.0 to ensure that the read and write pointers are always in sync, even if some parts of a chip see Power-On-Reset for longer periods than other parts of the chip. Read and write addresses are now derived from a single counter. For the Cyclone II and Cyclone device families, the simple dual port RAM will return the OLD\_DATA in Simple dual port mode for M4K blocks if read and write address are the same. This avoids the use of two counters as in the previous altshift\_taps implementation. For pre-Stratix families, an adder circuit that powers up at 2 is used to feed the read address.



Figure 2: Implementation of altshift\_taps for pre-Stratix families



Figure 3: Implementation of altshift\_taps for Cyclone II and Cyclone families

#### 2.1.3 lpm\_add\_sub

This LE-based adder/subtractor megafunction consists of "+" and "-" operators, which really means that this logic will be left to the synthesis tool.

#### 2.1.4 lpm\_compare

This LE-based comparator megafunction consists of HDL-native comparison operators such as ">" and "=". This means that this logic will be left to the synthesis tool.

#### 2.1.5 lpm\_counter

This LE-based counter megafunction will be implemented using Cyclone II WYSIWYG primitives.

#### 2.1.6 lpm\_divide

This LE-based divider megafunction remain the same as in original Cyclone architecture.

#### 2.1.7 **lpm\_mult**

This is the basic multiplier megafunction. It supports DSP Block-based implementations and LE-based implementations. The behavior is unchanged from previous device families, regardless of the implementation.

#### 2.2 altmult\_accum

This is the multiply-accumulate megafunction. From a behavioral perspective, it consists of a single multiplier feeding an accumulator. In the Cyclone II device family, only the multipliers are implemented in dedicated hardware. The accumulator part is always implemented in LEs. Compared to the Stratix architecture, only a single clock is supported, and if the aclr feature is used, it must affect all registers.

New features in the Cyclone II architecture include an input for upper data bits when loading the accumulator, and scanin ports for use with the dynamic scan-chains. Dynamic scan chains means that the input source for both A and B inputs can be selected dynamically. There are new parameters, INPUT\_SOURCE\_A and INPUT\_SOURCE\_B, with values of "DATAA", "SCANA", or "VARIABLE", and "DATAB", "SCANB", or "VARIABLE" respectively, to select the multiplier input source. Stratix II rounding and saturation features are not supported.

#### 2.2.1 MegaWizard plug-in

The MegaWizard plug-in will enforce the Cyclone II feature subset.

#### 2.2.2 Parameter and port list



Figure 2-1: This diagram taken from the Stratix MAC Feature FD gives a good view of the parameter options.

```
component altmult_accum
  generic (
   : string := "aclr3";
   accum_saturation_pipeline_aclr : string := "aclr3";
   accum_saturation_pipeline_reg : string := "clock0";
   accum_sload_upper_data_pipeline_aclr : string := "aclr3";
   accum_sload_upper_data_pipeline_reg : string := "clock0";
   accum_sload_upper_data_reg : string := "clock0";
   dedicated_multiplier_circuitry : string := "auto";
   input_aclr_a
                   : string := "aclr3";
```

```
input_aclr_b
input_reg_a
input_reg_b
input_source_b
input_round_aclr
mult_round_aclr
mult_round_reg
imult_saturation_aclr
multiplier_reg
multiplier_reg
multiplier_saturation
input_reg
port_accum_is_saturated
port_mult_is_asiurated
port_mult_is_asiurated
port_mult_is_asiurated
port_mult_is_asiurated
port_mult_is_asiurated
irepresentation_b
sign_aclr_a
sign_pipeline_aclr_b
sign_reg_a
sign_reg_a
sign_reg_a
input_accum"
input_string := "aclra";
istring := "unused";
istring := "unused";
istring := "unused";
istring := "aclra";
istring := "a
);
port(
           accum_sload_upper_data : in std_logic_vector(width_upper_data-1
                                                                                                                                                   downto 0) := (others => '0');
            aclr0
                                                                                                          : in std logic := '0';
            aclr1
                                                                                                          : in std_logic := '0';
            aclr2
                                                                                                         : in std logic := '0';
            aclr3
                                                                                                   : in std_logic := '0';

: in std_logic := '1';

: in std_logic := '1';

: in std_logic := '1';
            addnsub
            clock0
            clock1
                                                                                                        : in std_logic := '1';
            clock2
            clock3
                                                                                                        : in std_logic := '1';
                                                                                                         : in std_logic_vector(width_a-1 downto 0)
            dataa
                                                                                                                                                     := (others => '0');
                                                                                                     : in std_logic_vector(width_b-1 downto 0)
            datab
                                                                                                                                                   := (others => '0');
                                                                                                 : in std_logic := '1';
             ena0
             ena1
            ena2
             ena3
```

```
result
                           : out std logic vector(width result-1 downto 0);
                         : in std_logic_vector(width_a-1 downto 0)
         scanina
                                               := (others => '0');
         scaninb
                        : in std_logic_vector(width_b-1 downto 0)
                                               := (others => '0');
         scanouta
scanouta
scanoutb
scanoutb
signa
: out std_logic_vector(width_a-1 downto 0);
signa
: out std_logic_vector(width_b-1 downto 0);
signa
: in std_logic := '0';
         signb : in std_logic := '0';
sourcea : in std_logic := '0';
sourceb : in std_logic := '0'
      );
end component;
```

#### 2.2.3 Parameter definitions

**WIDTH A:** Width of the data input bus.

WIDTH\_B: Width of the datab input bus.

WIDTH RESULT: Width of the result output bus.

WIDTH\_UPPER\_DATA: Width of the accum\_sload\_upper\_data input bus.

INPUT SOURCE A: Selects the input source for the dataa input. Default is "DATAA" for Stratix compatibility. Legal values are "DATAA", "SCANA", and "VARIABLE". "VARIABLE" means that the source will be dynamically selected by the sourcea input.

INPUT SOURCE B: Selects the input source for the datab input. Default is "DATAB" for Stratix compatibility. Legal values are "DATAB", "SCANB", and "VARIABLE". "VARIABLE" means that the source will be dynamically selected by the sourceb input.

INPUT\_REG\_A: Clock source for the dataa registers. Legal values are "UNREGISTERED" and "CLOCKO"

**INPUT ACLR A:** Asynchronous clear source for the dataa registers. Legal values are "NONE". "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**INPUT REG B:** Clock source for the datab registers. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", and "CLOCK2".

INPUT ACLR B: Clear source for the datab input registers. Legal values are "NONE", "ACLRO", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

ADDNSUB\_REG: Clock source for the register on the addnsub input port. Legal values are "UNREGISTERED" and "CLOCKO".

ADDNSUB ACLR: Asynchronous clear source for the addnsub input port. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same

ADDNSUB\_PIPELINE\_REG: Clock source for the second register on the addnsub input port. Legal values are "UNREGISTERED" and "CLOCK0".

ADDNSUB\_PIPELINE\_ACLR: Asynchronous clear source for the second register on the addnsub input port. Legal Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**ACCUM\_DIRECTION:** Used to specify whether the accumulator will be incrementing or decrementing. When set to "ADD", the accumulator will add the product to the present accumulator value. When set to "SUB", the accumulator will subtract the product from the present accumulator value. When this parameter is set to "UNUSED", the choice of whether to add or subtract is controlled dynamically through the addnsub port. It is illegal to set the ACCUM\_DIRECTION to "ADD" or "SUB" and connect the addnsub port.

**ACCUM\_SLOAD\_REG:** Clock source for the accum\_sload port input registers. Legal values are "UNREGISTERED" and "CLOCK0".

**ACCUM\_SLOAD\_ACLR:** Asynchronous clear source for the accum\_sload input registers. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**ACCUM\_SLOAD\_PIPELINE\_REG:** Clock source for the second stage registers on the accum\_sload input port. Legal values are "UNREGISTERED" and "CLOCK0"

**ACCUM\_SLOAD\_PIPELINE\_ACLR:** Asynchronous clear source for the second stage registers on the accum\_sload input port. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**MULT\_SATURATION\_REG:** Clock source for the mult\_saturation port input registers. Legal values are "UNREGISTERED" and "CLOCKO".

**MULT\_ SATURATION \_ACLR:** Asynchronous clear source for the mult\_saturation input registers. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**MULT\_ROUND\_REG:** Clock source for the mult\_round port input registers. Legal values are "UNREGISTERED" and "CLOCK0".

**MULT\_ ROUND \_ACLR:** Asynchronous clear source for the mult\_round input registers. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**ACCUM\_SATURATION\_REG:** Clock source for the accum\_saturation port input registers. Legal values are "UNREGISTERED" and "CLOCK0".

**ACCUM\_ SATURATION \_ACLR:** Asynchronous clear source for the accum\_saturation input registers. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**ACCUM\_ SATURATION \_PIPELINE\_REG:** Clock source for the second stage registers on the accum\_saturation input port. Legal values are "UNREGISTERED" and "CLOCK0"

**ACCUM\_ SATURATION \_PIPELINE\_ACLR:** Asynchronous clear source for the second stage registers on the accum\_saturation input port. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**ACCUM\_ROUND\_REG:** Clock source for the accum\_round port input registers. Legal values are "UNREGISTERED" and "CLOCK0".

**ACCUM\_ ROUND \_ACLR:** Asynchronous clear source for the accum\_round input registers. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**ACCUM\_ ROUND \_PIPELINE\_REG:** Clock source for the second stage registers on the accum\_round input port. Legal values are "UNREGISTERED" and "CLOCK0"

**ACCUM\_ ROUND \_PIPELINE\_ACLR:** Asynchronous clear source for the second stage registers on the accum\_round input port. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**ACCUM\_SLOAD\_UPPER\_DATA\_REG:** Clock source for the accum\_sload\_upper\_data port input registers. Legal values are "UNREGISTERED" and "CLOCK0".

**ACCUM\_SLOAD\_ UPPER\_DATA\_ACLR:** Asynchronous clear source for the accum\_sload\_upper\_data input registers. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**ACCUM\_SLOAD\_ UPPER\_DATA\_PIPELINE\_REG:** Clock source for the second stage registers on the accum\_sload\_upper\_data input port. Legal values are "UNREGISTERED" and "CLOCK0"

**ACCUM\_SLOAD\_ UPPER\_DATA\_PIPELINE\_ACLR:** Asynchronous clear source for the second stage registers on the accum\_sload\_upper\_data input port. Legal values are "NONE", "ACLR0", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**REPRESENTATION\_A:** For specifying the number representation of the A input. Legal values are "UNSIGNED", "SIGNED", and "UNUSED". A value of "UNSIGNED" causes the accumulator to interpret the A input as an unsigned. A value of "SIGNED" causes the accumulator to interpret the A input as a signed two's complement. A value of "UNUSED" allows for dynamic control of the representation through the signa port.

**SIGN\_REG\_A:** Clock source for first register on the signa signal. Legal values are "UNREGISTERED" and "CLOCKO".

**SIGN\_ACLR\_A:** Asynchronous clear signal for the first register on the signa signal. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**SIGN\_PIPELINE\_REG\_A:** Clock source for the second register on the signa signal. Legal values are "UNREGISTERED" and "CLOCKO".

**SIGN\_PIPELINE\_ACLR\_A:** Asynchronous clear source the second register on the signa signal. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**REPRESENTATION\_B:** For specifying the number representation of the B input. Legal values are "UNSIGNED", "SIGNED", and "UNUSED". A value of "UNSIGNED" causes the accumulator to interpret the B input as an unsigned. A value of "SIGNED" causes the accumulator to interpret the B input as a signed two's complement. A value of "UNUSED" allows for dynamic control of the representation through the signb port.

**SIGN\_REG\_B:** Clock source for first register on the signb signal. Legal values are "UNREGISTERED" and "CLOCKO".

**SIGN\_ACLR\_B:** Asynchronous clear signal for the first register on the signb signal. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**SIGN\_PIPELINE\_REG\_B:** Clock source for the second register on the signb signal. Legal values are "UNREGISTERED" and "CLOCKO".

**SIGN\_PIPELINE\_ACLR\_B:** Asynchronous clear source the second register on the signb signal. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**MULTIPLIER\_REG:** Clock source for the register immediately after the multiplier stage. Legal values are "UNREGISTERED" and "CLOCK0".

**MULTIPLIER\_ACLR:** Asynchronous clear source for the register immediately after the multiplier stage. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**OUTPUT\_REG:** Clock source for the registers on the outputs. Legal value is "CLOCKO".

**OUTPUT\_ACLR:** Asynchronous clear source for the registers on the outputs. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**EXTRA\_MULTIPLIER\_LATENCY:** Used to add latency to the multiplier portion of the circuit. If the MULTIPLIER\_REG parameter specifies a clock, then that clock will be used to add the latency. If the MULTIPLIER\_REG parameter is set to UNREGISTERED then clock0 will be used to add the pipelining. The extra registers are added before the multiplier output register.

**EXTRA\_ACCUMULATOR\_LATENCY:** Used to add latency to the accumulator portion of the circuit. This latency will be from the same clock as specified in the OUTPUT\_REG parameter.

**DEDICATED\_MULTIPLIER\_CIRCUITRY:** Specifies whether or not to use the DSP block to implement the circuit. Legal values are "YES", "NO", and "AUTO". A value of "YES" causes the circuit to be implemented using the DSP block.

**MULTIPLIER\_ROUNDING:** Enable rounding at the output of the multiplier stage. Rounding should only be used with input that conforms to signed 1.15 fractional number representation. Legal value is "NO" in Cyclone II devices.

**MULTIPLIER\_SATURATION:** Enable saturation handling at the output of the multiplier stage. Useful only for signed multiplication. Saturation at the output of the multiplier can only occur if dataa and datab are both the maximum negative number. In this case, the product is a positive that is too large to be represented in the given number of bits. Turning on saturation handling will give a maximum positive result for this case. Legal value is "NO" in Cyclone II devices.

**ACCUMULATOR\_ROUNDING:** Enable rounding in the accumulator. Rounding should only be used with input that conforms to signed 1.15 fractional number representation. Legal value is "NO" in Cyclone II devices.

**ACCUMULATOR \_SATURATION:** Enable saturation handling in the accumulator. Saturation should only be used with input that conforms to signed 1.(x) fractional number representation, such as signed 1.15 or 1.30 representation. Turning on saturation handling will give a maximum positive or negative result in overflow situations. Legal value is "NO" in Cyclone II devices.

**PORT\_MULT\_IS\_SATURATED:** Indicates that the *mult\_is\_saturated* output should be used or unused. Legal value is "UNUSED" in Cyclone II devices. If the value is "UNUSED", the *mult\_is\_saturated* output will be stuck at GND.

**PORT\_ACCUM\_IS\_SATURATED:** Indicates that the *accum\_is\_saturated* output should be used or unused. Legal value is "UNUSED" in Cyclone II devices. If the value is "UNUSED", the *mult\_is\_saturated* output will be stuck at GND.

INTENDED\_DEVICE\_FAMILY: Defaults to "Stratix". Normally, this parameter would only be used for behavioral models, since megafunctions look at the Quartus II-defined device family. In this case, it is used to select Stratix-compatible assumptions about port and parameter priority resolution. In the original Stratix version of altmult\_accum, dynamic control inputs such as signa, when connected, took precedence over the value of conflicting parameters, in this case REPRESENTATION\_A. Going forward, we prefer that all behavioral information be taken from parameter and port values, and not from connectivity information, since this requires non-standard Verilog and VHDL instantiations. The MegaWizard plug-in for altmult\_accum will always write a value for this parameter starting in the Quartus II software version 4.0. The megafunction will check to see if a value is assigned, and if none is assigned, it will revert to pre-Quartus II 4.0 port/parameter priority rules.

#### 2.2.4 Port definitions

**dataa:** Bus for one of the two multiplier arguments.

datab: Bus for one of the two multiplier arguments.

**addnsub:** Allows for dynamic control of whether the adder will perform an add or a subtract. A high value causes an add; a low value causes a subtract.

accum\_sload: This port is for causing the present value of the accumulator to go to zero. For example, if the accum\_sload signal is high, then the next value stored on the outputs will be the multiplier output (assuming MULTIPLIER\_REG is "UNREGISTERED"; otherwise the value in the accumulator will be the output of the multiplier registers). For accum\_sload to behave as a true synchronous load, the accumulator must be in addition mode, either via the ACCUM\_DIRECTION parameter, or by setting the addnsub input to '1' for addition. In Stratix II devices, the accum\_sload\_upper\_data[] port is also added to the accumulator value. Combining the accum\_sload\_upper\_data[] port with the multiplier output allows all bits of the accumulator to be loaded with a new value.

**signa, signb:** These are for dynamically specifying the number representation of the dataa and datab ports. A high value on signa/b causes the multiplier to treat dataa/b as a signed two's complement. A low value on signa/b causes the multiplier to treat dataa/b as an unsigned.

**scanina:** The optional input to the A scan chain when INPUT\_SOURCE\_A is "SCANA" or "VARIABLE".

**scaninb:** The optional input to the B scan chain when INPUT\_SOURCE\_B is "SCANB" or "VARIABLE".

mult round: Enables multiplier stage rounding when MULTIPLIER ROUNDING = "VARIABLE".

**mult\_saturate:** Enables multiplier stage saturation handling when MULTIPLIER\_SATURATION = "VARIABLE".

**accum\_round:** Enables accumulator rounding when ACCUMULATOR\_ROUNDING = "VARIABLE".

**accum\_saturate:** Enables accumulator saturation handling when ACCUMULATOR \_SATURATION = "VARIABLE".

**accum\_sload\_upper\_data:** The input for accumulator upper data bits during a synchronous load, for Stratix II devices only. This port defaults to all '0' to give Stratix-compatible behavior.

clock0, clock1, clock2, clock3: These are the four clock inputs.

ena0, ena1, ena2, ena3: ena0, ena1, ena2, ena3 are the respective clock enables for clock0, clock1, clock2, and clock3.

acir0, acir1, acir2, aicr3: These are the four asynchronous clear sources.

result: The accumulator output.

overflow: Overflow flag for the accumulator adder.

scanouta: The output of the A scan chain.

**scanoutb:** The output of the B scan chain.

**mult\_is\_saturated**: Indicates that saturation handling has occured. Must be explicitly enabled with the parameter PORT\_MULT\_IS\_SATURATED = "USED".

**accum\_is\_saturated**: Indicates that saturation handling has occured. Must be explicitly enabled with the parameter PORT\_ACCUM\_IS\_SATURATED = "USED".

#### 2.3 altmult add

This is the multiply-add megafunction. From a behavioral perspective, it consists of 1 or more multipliers feeding a parallel adder. In the Cyclone II device family, only the multipliers are

implemented in dedicated hardware. The adder part is always implemented in LEs. Compared to Stratix devices, only a single clock is supported, and if the aclr feature is used, it must affect all registers.

New in the Cyclone II family are scanin ports for use with the dynamic scan-chains. Dynamic scan chains means that the input source for both A and B inputs can be selected dynamically. The parameters INPUT\_SOURCE\_A0/1/2/3 and INPUT\_SOURCE\_B0/1/2/3, will support a new value of "VARIABLE" for Stratix II and Cyclone II devices, in addition to the previously support values of "DATAA" or "SCANA", and "DATAB" or "SCANB" respectively, to select the multiplier input source. Stratix II rounding and saturation features are not supported.

#### 2.3.1 MegaWizard plug-in

MegaWizard plug-in updates will be needed to support new Stratix II features.

#### 2.3.2 Parameter and port list

```
component altmult_add
                                                 generic (
                                                       addnsub_multiplier_pipeline_register1 : string := "CLOCKO";
                                                      addnsub_multiplier_pipeline_register3 : string := "CLOCKO";
                                                     addnsub_multiplier_register1 : string := "CLOCKO";
addnsub_multiplier_register3 : string := "CLOCKO";
dedicated_multiplier_circuitry : string := "AUTO";
dsp_block_balancing : string := "Auto";
                                                  dedicated_multiplier_circuitry
dsp_block_balancing
input_aclr_a0
input_aclr_a1
input_aclr_a2
input_aclr_a3
input_aclr_b0
input_aclr_b1
input_aclr_b2
input_aclr_b3
input_register_a0
input_register_a1
input_register_a2
input_register_b2
input_register_b3
input_register_b3
input_source_a0
input_source_a1
input_so
```

```
: natural;
    width b
    width_result
                                             : natural;
                                             : string := "altmult_add"
    lpm_type
);
port(
   aclr0 : in std_logic := '0';
aclr1 : in std_logic := '0';
aclr2 : in std_logic := '0';
aclr3 : in std_logic := '0';
addnsub1 : in std_logic := '0';
addnsub1_round : in std_logic := '0';
```

```
addnsub3
addnsub3_round
clock0
: in std_logic := '0';
clock0
: in std_logic := '1';
         clock1
                                    : in std_logic := '1';
                            : in std_logic := '1';
: in std_logic := '1';
         clock2
         clock3
                        : in std_logic_vector(number_of_multipliers
         dataa
                                      *width_a-1 downto 0) := (others => '1');
         datab : in std_logic_vector(number_of_multipliers
                                      *width_b-1 downto 0) := (others => '1');
         ena0
                                     : in std_logic := '1';
                                    : in std_logic := '1';
         ena1
         ena2
                                    : in std_logic := '1';
        ena3 : in std_logic := '1';
mult01_round : in std_logic := '0';
mult01_saturation : in std_logic := '0';
mult0_is_saturated : out std_logic;
mult1_is_saturated : out std_logic;
mult23_round : in std_logic := '0':
        result : out std_logic_vector(width_result-1 downto 0);
scanina : in std_logic_vector(width_a-1 downto 0)
         scanina
                                      := (others => '1');
         := (others => '1');
         scanouta     : out std_logic_vector(width_a-1 downto 0);
scanoutb     : out std_logic_vector(width_b-1 downto 0);
signa     : in std_logic_:= '0':
         signa
signb
                          : in std_logic := '0';
         signb : in std_logic := '0';
sourcea : in std_logic_vector(number_of_multipliers-1
                                       downto 0) := (others => '0');
         sourceb : in std_logic_vector(number_of_multipliers-1
                                     downto 0) := (others => '0')
     );
end component;
```

#### 2.3.3 Parameter definitions

**NUMBER\_OF\_MULTIPLIERS:** The number of multiplier which are to be added together. This value must be greater than or equal to 1.

**WIDTH\_A:** The width of the dataa input busses.

**WIDTH\_B:** The width of the datab input busses.

**WIDTH RESULT:** Width of the result output bus.

INPUT\_REGISTER\_A0: Clock source for the A inputs of the first multiplier. Legal values are "UNREGISTERED" and "CLOCKO".

INPUT\_ACLR\_A0: Asynchronous clear source for the A inputs of the first multiplier. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use

**INPUT SOURCE A0:** Specifies the source of the A inputs to the first multiplier. Legal values are "DATAA", "SCANA", and "VARIABLE". The value of "VARIABLE" is supported in Stratix II devices only.

**INPUT\_REGISTER\_A1:** Clock source for the A inputs to the second multiplier. Legal values are "UNREGISTERED" and "CLOCK0".

**INPUT\_ACLR\_A1:** Asynchronous clear source for the A inputs to the second multiplier. Legal values are "UNREGISTERED" and "CLOCKO".

**INPUT\_SOURCE\_A1:** Specifies the source for the A inputs to the second multiplier. Legal values are "DATAA", "SCANA", and "VARIABLE". The value of "VARIABLE" is supported in Stratix II devices only.

**INPUT\_REGISTER\_A2:** Clock source for the A inputs to the third multiplier. Legal values are "UNREGISTERED" and "CLOCKO".

**INPUT\_ACLR\_A2:** Asynchronous clear source the A inputs to the third multiplier. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**INPUT\_SOURCE\_A2:** Specifies the source for the A inputs to the third multiplier. Legal values are "DATAA", "SCANA", and "VARIABLE". The value of "VARIABLE" is supported in Stratix II devices only.

**INPUT\_REGISTER\_A3:** Clock source for the fourth and all subsequent multipliers. Legal values are "UNREGISTERED" and "CLOCKO".

**INPUT\_ACLR\_A3:** Asynchronous clear source for the fourth and all subsequest multipliers. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**INPUT\_SOURCE\_A3:** Specifies the source of the A inputs to the fourth multiplier. Legal values are "DATAA", "SCANA", and "VARIABLE". The value of "VARIABLE" is supported in Stratix II devices only.

**REPRESENTATION\_A:** For specifying the number representation of the A multiplier inputs. Legal values are "UNSIGNED", "SIGNED", and "UNUSED". A value of "UNSIGNED" causes the A inputs to be interpreted as unsigned numbers. A value of "SIGNED" causes the A inputs to be interpreted as signed two's complement numbers. A value of "UNUSED" allows for dynamic control of the representation through the signa port.

**SIGNED\_REGISTER\_A:** The clock source for the first signa register. Legal values are "UNREGISTERED" and "CLOCKO".

**SIGNED\_ACLR\_A:** Asynchronous clear source for the first signa register. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**SIGNED\_PIPELINE\_REGISTER\_A:** The clock source for the second signa register. Legal values are "UNREGISTERED" and "CLOCK0".

**SIGNED\_PIPELINE\_ACLR\_A:** Asynchronous clear source for the second signa register. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value. The width of the datab input buses.

**INPUT\_REGISTER\_B0:** Clock source for the B inputs of the first multiplier. Legal values are "UNREGISTERED" and "CLOCK0".

**INPUT\_ACLR\_B0:** Asynchronous clear source for the B inputs of the first multiplier. Legal values are "NONE", "ACLR1", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**INPUT\_SOURCE\_B0:** Specifies the source of the B inputs to the first multiplier. Legal values are "DATAB", "SCANB", and "VARIABLE". The value of "VARIABLE" is supported in Stratix II devices only.

**INPUT\_REGISTER\_B1:** Clock source for the B inputs to the second multiplier. Legal values are "UNREGISTERED" and "CLOCK0".

**INPUT\_ACLR\_B1:** Asynchronous clear source for the B inputs to the second multiplier. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**INPUT\_SOURCE\_B1:** Specifies the source for the B inputs to the second multiplier. Legal values are "DATAB", "SCANB", and "VARIABLE". The value of "VARIABLE" is supported in Stratix II devices only.

**INPUT\_REGISTER\_B2:** Clock source for the B inputs to the third multiplier. Legal values are "UNREGISTERED" and "CLOCK0".

**INPUT\_ACLR\_B2:** Asynchronous clear source for the B inputs to the third multiplier. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**INPUT\_SOURCE\_B2:** Specifies the source for the B inputs to the third multiplier. Legal values are "DATAB", "SCANB", and "VARIABLE". The value of "VARIABLE" is supported in Stratix II devices only.

**INPUT\_REGISTER\_B3:** Clock source for the fourth and all subsequent multipliers. Legal values are "UNREGISTERED" and "CLOCKO".

**INPUT\_ACLR\_B3:** Asynchronous clear source for the fourth and all subsequest multipliers. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**INPUT\_SOURCE\_B3:** Specifies the source of the B inputs to the fourth multiplier. Legal values are "DATAB", "SCANB", and "VARIABLE". The value of "VARIABLE" is supported in Stratix II devices only.

**REPRESENTATION\_B:** For specifying the number representation of the B multiplier inputs. Legal values are "USNIGNED", "SIGNED", and "UNUSED". A value of "UNSIGNED" causes the B inputs to be interpreted as unsigned numbers. A value of "SIGNED" causes the B inputs to be interpreted as signed two's complement numbers. A value of "UNUSED" allows for dynamic control of the representation through the signb port.

**SIGNED\_REGISTER\_B:** The clock source for the first signb register. Legal values are "UNREGISTERED" and "CLOCK0".

**SIGNED\_ACLR\_B:** Asynchronous clear source for the first signb register. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**SIGNED\_PIPELINE\_REGISTER\_B:** The clock source for the second signb register. Legal values are "UNREGISTERED" and "CLOCK0".

**SIGNED\_PIPELINE\_ACLR\_B:** Asynchronous clear source for the second signb register. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**MULTIPLIER\_REGISTERO:** Clock source for the register immediately after the first multiplier. Legal values are "UNREGISTERED" and "CLOCKO".

**MULTIPLIER\_ACLR0:** Asynchronous clear source for the register immediately after the first multiplier. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**MULTIPLIER\_REGISTER1:** INPUT\_REGISTER\_A0: Clock source for the A inputs of the first multiplier. Legal values are "UNREGISTERED" and "CLOCK0".

**MULTIPLIER\_ACLR1:** Asynchronous clear source for the register immediately after the second multiplier. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**MULTIPLIER\_REGISTER2:** Clock source for the register immediately after the third multiplier. Legal values are "UNREGISTERED" and "CLOCKO".

**MULTIPLIER\_ACLR2:** Asynchronous clear source for the register immediately after the third multiplier. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**MULTIPLIER\_REGISTER3:** Clock source for the register immediately after the fourth and all subsequent multipliers. Legal values are "UNREGISTERED" and "CLOCKO".

**MULTIPLIER\_ACLR3:** Asynchronous clear source for the register immediately after the fourth and all subsequent multipliers. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**MULTIPLIER1\_DIRECTION:** Specifies whether the second multiplier will add or subtract its value from the sum. Legal values are "ADD" and "SUB".

**ADDNSUB\_MULTIPLIER\_REGISTER1:** Clock source for the first register on the addnsub1 input. Legal values are "UNREGISTERED" and "CLOCK0".

**ADDNSUB\_MULTIPLIER\_ACLR1:** Asynchronous clear source for the first register on the addnsub1 input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**ADDNSUB\_MULTIPLIER\_PIPELINE\_REGISTER1:** Clock source for the second register on the addnsub1 input. Legal values are "UNREGISTERED" and "CLOCK0".

**ADDNSUB\_MULTIPLIER\_PIPELINE\_ACLR1:** Asynchronous clear source for the second register on the addnsub1 input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**MULTIPLIER3\_DIRECTION:** Specifies whether the fourth and all subsequent odd-numbered multipliers will add or subtract their results from the total. Legal values are "ADD" and "SUB".

**ADDNSUB\_MULTIPLIER\_REGISTER3:** Clock source for the first register on the addnsub3 input. Legal values are "UNREGISTERED" and "CLOCK0".

**ADDNSUB\_MULTIPLIER\_ACLR3:** Asynchronous clear source for the first register on the addnsub3 input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**ADDNSUB\_MULTIPLIER\_PIPELINE\_REGISTER3:** Clock source for the second register on the addnsub3 input. Legal values are "UNREGISTERED" and "CLOCK0".

**ADDNSUB\_MULTIPLIER\_PIPELINE\_ACLR3:** Asynchronous clear source for the second register on the addnsub3 input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**OUTPUT\_REGISTER:** Clock source for the output register. Legal values are "UNREGISTERED" and "CLOCKO".

**OUTPUT\_ACLR:** Asynchronous clear source for the output register. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3", but all registered ports must use the same value.

**EXTRA\_LATENCY:** Specifies latency to add to the circuit in addition to any registers which were already specified.

**DEDICATED\_MULTIPLIER\_CIRCUITRY:** Specifies whether or not to use the DSP block to implement the circuit. Legal values are "YES", "NO", and "AUTO". A value of "YES" will cause an implementation using the DSP blocks.

**MULTIPLIER01\_ROUNDING:** Enable rounding at the output of the multiplier stage, for multipliers 0 and 1. Rounding should only be used with input that conforms to signed 1.15 fractional number representation. Legal value is "NO" for Cyclone II devices.

**MULTIPLIER01\_SATURATION:** Enable saturation handling at the output of the multiplier stage, for multipliers 0 and 1. Saturation at the output of the multiplier can only occur if dataa and datab are both the maximum negative number. In this case, the product is a positive that is too large to be represented in the given number of bits. Turning on saturation handling will give a maximum positive result for this case. Legal value is "NO" for Cyclone II devices.

**MULTIPLIER23\_ROUNDING:** Enable rounding at the output of the multiplier stage, for multipliers 2 and 3. Rounding should only be used with input that conforms to signed 1.15 fractional number representation. Legal value is "NO" for Cyclone II devices.

**MULTIPLIER23\_SATURATION:** Enable saturation handling at the output of the multiplier stage, for multipliers 2 and 3. Saturation at the output of the multiplier can only occur if dataa and datab are both the maximum negative number. In this case, the product is a positive that is too large to be represented in the given number of bits. Turning on saturation handling will give a maximum positive result for this case. Legal value is "NO" for Cyclone II devices.

**ADDER1\_ROUNDING:** Enable rounding in the adder stage, for the adder used with multiplier 1. Rounding should only be used with input that conforms to signed 1.15 fractional number representation. Legal value is "NO" for Cyclone II devices.

**ADDER1 \_SATURATION:** Enable saturation handling in the adder stage, for the adder used with multiplier 1. Saturation should only be used with input that conforms to signed 1.15 fractional number representation. Turning on saturation handling will give a maximum positive or negative result in overflow situations. Legal value is "NO" for Cyclone II devices.

**ADDER3\_ROUNDING:** Enable rounding in the adder stage, for the adder used with multiplier 3. Rounding should only be used with input that conforms to signed 1.15 fractional number representation. Legal value is "NO" for Cyclone II devices.

**ADDER3 \_SATURATION:** Enable saturation handling in the adder stage, for the adder used with multiplier 3. Saturation should only be used with input that conforms to signed 1.15 fractional number representation. Turning on saturation handling will give a maximum positive or negative result in overflow situations. Legal value is "NO" for Cyclone II devices.

**PORT\_MULTO\_IS\_SATURATED:** Indicates that the *mult0\_is\_saturated* output should be used or unused. Legal value is "UNUSED" for Cyclone II devices. If the value is "UNUSED", the *mult0\_is\_saturated* output will be stuck at GND.

**PORT\_MULT1\_IS\_SATURATED:** Indicates that the *mult1\_is\_saturated* output should be used or unused. Legal value is "UNUSED" for Cyclone II devices. If the value is "UNUSED", the *mult1\_is\_saturated* output will be stuck at GND.

**PORT\_MULT2\_IS\_SATURATED:** Indicates that the *mult2\_is\_saturated* output should be used or unused. Legal Legal value is "UNUSED" for Cyclone II devices. If the value is "UNUSED", the *mult2\_is\_saturated* output will be stuck at GND.

**PORT\_MULT3\_IS\_SATURATED:** Indicates that the *mult3\_is\_saturated* output should be used or unused. Legal value is "UNUSED" for Cyclone II devices. If the value is "UNUSED", the *mult3\_is\_saturated* output will be stuck at GND.

**INTENDED\_DEVICE\_FAMILY:** Defaults to "Stratix". Normally, this parameter would only be used for behavioral models, since megafunctions look at the Quartus II-defined device family. In this case, it is used to select Stratix-compatible assumptions about port and parameter priority resolution. In the original Stratix version of altmult\_add, dynamic control inputs such as signa, when connected, took precedence over the value of conflicting parameters, in this case REPRESENTATION\_A. Going forward, we prefer that all behavioral information be taken from parameter and port values, and not from connectivity information, since this requires non-standard Verilog and VHDL instantiations. The MegaWizard plug-in for altmult\_add will always

write a value for this parameter starting in the Quartus II software version 4.0. The megafunction will check to see if a value is assigned, and if none is assigned, it will revert to pre-Quartus II 4.0 port/parameter priority rules.

#### 2.3.4 Port definitions

dataa: These are the A inputs to the multipliers.

datab: These are the B inputs to the multipliers.

clock3, clock2, clock1, clock0: These are the four clock inputs.

acir3, acir2, acir1, acir0: These are the four asynchronous clear inputs.

ena3, ena2, ena1, ena0: These are the four clock enables. Ena3 corresponds to clock3; ena2 corresponds to clock2, etc.

**signa, signb:** These are for dynamically controlling the representation of the a and b inputs. A high value on signa/b causes the A/B inputs to be interpreted as signed two's complement numbers. A low value on signa/b causes the A/B inputs to be interpreted as unsigned numbers.

**addnsub1**, **addnsub3**: These are for dynamically controlling whether to do an add or subtract of the corresponding multiplier. A high value on addnsub1/3 causes an addition to be performed of the second/(fourth and subsequent odd) multipliers. A low value causes a subtraction.

**scanina:** The optional input to the A scan chain when INPUT\_SOURCE\_A is "SCANA" or "VARIABLE".

**scaninb:** The optional input to the B scan chain when INPUT\_SOURCE\_B is "SCANB" or "VARIABLE".

**mult01\_round:** Enables multiplier stage rounding for multiplier 0 and 1 when MULTIPLIER01 ROUNDING = "VARIABLE".

**mult23\_round:** Enables multiplier stage rounding for multiplier 2 and 3 when MULTIPLIER23\_ROUNDING = "VARIABLE".

**mult01\_saturate:** Enables multiplier stage saturation handling for multiplier 0 and 1 when MULTIPLIER01\_SATURATION = "VARIABLE".

**mult23\_saturate:** Enables multiplier stage saturation handling for multiplier 2 and 3 when MULTIPLIER23 SATURATION = "VARIABLE".

**adder1\_round:** Enables adder stage rounding for the adder used with multiplier 1 when ADDER1\_ROUNDING = "VARIABLE".

**adder3\_round:** Enables adder stage rounding for the adder used with multiplier 3 when ADDER3\_ROUNDING = "VARIABLE".

result: The result of the multiply and addition.

**scanouta**, **scanoutb**: These are the outputs of the A and B scan chains.

**mult0\_is\_saturated**: Indicates that saturation handling has occured for multiplier 0. Must be explicitly enabled with the parameter PORT MULTO IS SATURATED = "USED".

**mult1\_is\_saturated**: Indicates that saturation handling has occured for multiplier 1. Must be explicitly enabled with the parameter PORT\_MULT1\_IS\_SATURATED = "USED".

**mult2\_is\_saturated**: Indicates that saturation handling has occurred for multiplier 2. Must be explicitly enabled with the parameter PORT MULT2 IS SATURATED = "USED".

mult3\_is\_saturated: Indicates that saturation handling has occured for multiplier 3. Must be explicitly enabled with the parameter PORT MULT3 IS SATURATED = "USED".

#### 2.4 altsyncram

The RAM blocks in the Cyclone II architecture are compatible with the M4K RAM blocks in the Stratix II architecture. They are backwards-compatible with M4K RAM blocks in the original Cyclone device family, with the trivial exception that input registers will no longer support asynchronous clear. This is a minor issue because the asynchronous clear of input registers in the Cyclone architecture did not have a visible effect on the RAM outputs.

Compared to the original Cyclone device family, there is an enhancement in clock enable choices for RAM input and output registers on both the A and B ports. Four new parameters, clock enable input a, clock enable output a, clock enable input b, clock enable output b, give the user the choice of disabling the effect of the corresponding clock enable input for these groups of registers. A related change is the addition of address stall inputs for both A and B address ports. Address stall acts like an extra clock enable input for the address registers only. It only affects the loading of address registers, and not the related read or write operation. Address stall is added to improve the efficiency in cache-miss applications.

#### 2.4.1 MegaWizard plug-in

The MegaWizard plug-in will enforce Cyclone II feature subset restrictions.

#### 2.4.2 Parameter and port list

```
component altsyncram
  generic (
```

```
rdcontrol_reg_b : string := "CLOCK1";
          read_during_write_mode_mixed_ports : string := "DONT_CARE";
                       : natural;
          width_a
          width_b
width_byteena_a
width_byteena_b
widthad_a
widthad_b
wrcontrol_aclr_a
wrcontrol_aclr_b
wrcontrol_wraddress_reg_b
lpm_type
: natural := 1;
natural := 1;
natural := 1;
natural := 1;
string := "UNUSED";
string := "NONE";
string := "CLOCK1";
string := "altsyncram"
          width b
                                                     : natural := 1;
      );
      port(
          aclr0     : in std_logic := '0';
aclr1     : in std_logic := '0';
address_a     : in std_logic_vector(widthad_a-1 downto 0);
address_b     : in std_logic_vector(widthad_b-1 downto 0)
                                            := (others => '1');
          addressstall_a : in std_logic := '0';
          addressstall_b : in std_logic := '0';
          byteena_a : in std_logic_vector(width_byteena_a-1 downto 0)
                                           := (others => '0');
          byteena_b : in std_logic_vector(width_byteena_b-1 downto 0)
                                            := (others => '0');
          clock0 : in std_logic := '1';
clock1 : in std_logic := '1';
clocken0 : in std_logic := '1';
clocken1 : in std_logic := '1';
data_a : in std_logic_vector(width_a-1 downto 0)
                                             := (others => '1');
          data_b : in std_logic_vector(width_b-1 downto 0)
                                           := (others => '1');
          );
end component;
```

#### 2.4.3 Parameter Definitions

**OPERATION\_MODE:** Specifies the operation mode of the ram, It is one of the four choices "ROM", "SINGLE PORT", "DUAL PORT" or "BIDIR DUAL PORT"

**WIDTH** A: Width of the input data and output data bus for port A

**WIDTHAD** A: Width of input address bus for port A

**NUMWORDS\_ A:** Number of words in the view of port A

OUTDATA\_REG\_A: Registering option of output data register for port A, can be one of the four choices "CLOCK0", "CLOCK1", "UNREGISTERED" or "UNUSED". Default is "UNREGISTERED" **ADDRESS\_ACLR\_A:** Clear for address of port A. Can be one of three options: "CLEARO", "NONE" or "UNUSED". Default is "NONE"

**OUTDATA\_ACLR\_A:** Clear for output register of port A. Can be one of four options: "CLEARO", "CLEAR1", "NONE" or "UNUSED". Default is "NONE"

**CLOCK\_ENABLE\_INPUT\_A:** Clock enable bypass control for input registers of port A. All input registers are affected, including address, data, wren, rden, and byteena. Choices are "NORMAL" or "BYPASS". Default is "NORMAL" to maintain Stratix behavior.

**CLOCK\_ENABLE\_OUTPUT\_A:** Clock enable bypass control for output register of port A. Choices are "NORMAL" or "BYPASS". Default is "NORMAL" to maintain Stratix behavior.

**WRCONTROL\_ACLR\_A:** Clear for input write enable register of port A. One of three options: "CLEARO", "NONE" or "UNUSED". Default is "NONE"

**INDATA\_ACLR\_A:** Clear for input data register of port A. One of three options: "CLEARO", "NONE" or "UNUSED". Default is "NONE"

**BYTEENA\_ACLR\_A:** Clear for input byte enable register for port A. One of three options: "CLEARO", "NONE" or "UNUSED". Default is "NONE"

WIDTH\_ B: Width of the input data and output data bus for port B

WIDTHAD\_ B: Width of input address bus for port B

NUMWORDS B: Number of words in the view of port B

**OUTDATA\_REG\_B:** Registering option of output data register for port B, can be one of the four choices "CLOCK0", "CLOCK1", "UNREGISTERED" or "UNUSED". Default is "UNREGISTERED"

**ADDRESS\_ACLR\_B:** Clear for address of port B. Can be one of four options: "CLEARO", "CLEAR1", "NONE" or "UNUSED". Default is "NONE"

**OUTDATA\_ACLR\_B:** Clear for output register of port B. Can be one of four options: "CLEARO", "CLEAR1", "NONE" or "UNUSED". Default is "NONE"

**WRCONTROL\_ACLR\_B:** Clear for input write enable register of port B. One of four options: "CLEARO", "CLEAR1", "NONE" or "UNUSED". Default is "NONE"

**INDATA\_ACLR\_B:** Clear for input data register of port B. One of four options: "CLEAR0", "CLEAR1", "NONE" or "UNUSED". Default is "NONE"

**BYTEENA\_ACLR\_B:** Clear for input byte enable register for port A. One of four options: "CLEARO", "CLEAR1", "NONE" or "UNUSED". Default is "NONE"

**INDATA\_REG\_B:** Clock source for input data register. One of three options "CLOCK0", "CLOCK1" or "UNUSED". Has to be used when data\_b is used. Default is "CLOCK1"

**WRCONTROL\_WRADDRESS\_REG\_B:** Clock source for write control and address register during write mode for port B. One of three options "CLOCK0", "CLOCK1" or "UNUSED". Has to be used when wren\_b is used and in write mode. Default is "CLOCK1".

**RDCONTROL\_REG\_B:** Clock source for rdenable register during read mode for port B. One of three options "CLOCK0", "CLOCK1" or "UNUSED". Has to be used when rden\_b is used. Default is "CLOCK1"

**ADDRESS\_REG\_B:** Clock source for address register for port B. One of three options "CLOCK0", "CLOCK1" or "UNUSED". Has to be used when port B is used. Default is "CLOCK1"

**OUTDATA\_REG\_B:** Clock source for output register for port B. One of four options "CLOCK0", "CLOCK1", "UNREGISTERED" or "UNUSED". Default is "UNREGISTERED"

**BYTEENA\_REG\_B:** Clock source for the byte enable register for port B. One of three options "CLOCK0", "CLOCK1" or "UNUSED". Has to be used when port b Byte enable is used. Default is "CLOCK1"

**RDCONTROL\_ACLR\_B:** Clear for rdenable control register of port B. One of four options "CLEARO", "CLEAR1", "NONE" or "UNUSED". Default is "NONE"

**CLOCK\_ENABLE\_INPUT\_B:** Clock enable bypass control for input registers of port B. All input registers are affected, including address, data, wren, rden, and byteena. Choices are "NORMAL" or "BYPASS". Default is "NORMAL" to maintain Stratix behavior.

**CLOCK\_ENABLE\_OUTPUT\_B:** Clock enable bypass control for output register of port B. Choices are "NORMAL" or "BYPASS". Default is "NORMAL" to maintain Stratix behavior.

**WIDTH\_BYTEENA\_A:** Width of byte enable port for port A. Has to be equal to width of port A / Byte size. Default is 1.

**WIDTH\_BYTEENA\_B:** Width of byte enable port for port B. Has to be equal to width of port B / Byte size. Default is 1.

BYTE\_SIZE: Indicates whether the byte size used by user is 1, 2, 4, 8, or 9. Default is 8.

**READ\_DURING\_WRITE\_MODE\_MIXED\_PORTS:** Indicates the type of behavior when read and write happen at different ports on the same RAM address. One of two options "OLD\_DATA" or "DONT\_CARE" (default)

**RAM\_BLOCK\_TYPE:** Indicates the type of RAM\_BLOCK preferred by the user. Can be one of the two options, "M4K" or "AUTO" (default).

**INIT FILE:** Specifies the name of the Initialization file used.

**INIT\_FILE\_LAYOUT:** Specifies whether the init file has to be used with respect to port a depth X width or with respect to port b depth X width. The default is port A. For simple dual, the megafunction assumes a default of port B and for other modes, it assumes a default of port A unless otherwise specified

**MAXIMUM\_DEPTH:** Specifies the maximum depth to which the RAM should be segmented. Default is Zero, when the megafunction chooses the depth based on ram\_block\_type or on the other requirements (in case of auto).

#### 2.4.4 Port definitions

wren\_a: Write Enable port for port A.

wren\_b: Write Enable port for port B. Only available in bidir-dual-port mode.

rden\_b: Read Enable port for port B. Only available in simple-dual-port mode.

data\_a: Data input for port A

data b: Data input for port B.

address\_a: Address port for port A.

address\_b: Address port for port B.

addressstall a: Address stall input for port A. A '1' input stalls the current address. For Stratix II and Cyclone II devices only.

addressstall\_b: Address stall input for port B. A '1' input stalls the current address. For Stratix II and Cyclone II devices only.

clock0, clock1: Clock input ports for the RAM. Clock0 should always be connected.

clocken0, clocken1: Clock enable ports for the clocks.

acIr0, acIr1: Clear ports for the RAM input and output registers.

byteena\_a: Byte enable ports for port A. Should be used only when width of the port A input data bus is at least two bytes.

byteena\_b: Byte enable ports for port B. Should be used only when width of the port B input data bus is at least two bytes.

**q\_a:** Output data bus for port A

**q b:** Output data bus for port B

#### 2.5 parallel add

Parallel adder megafunction, adds a variable number of inputs to produce a single sum result. For 4-LUT-based devices, it uses a 2-to-1 adder tree implementation, and for p-term device families, it uses 3-to-2 carry-save adder trees and 2-to-1 adders as appropriate.

#### 2.5.1 MegaWizard plug-in

No changes needed.

#### 2.5.2 Megafunction Ports and Parameters

```
component parallel_add
  generic (
    size
               : natural;
```

```
width
                           : natural;
        widthr
                            : natural;
        lpm_type
                            : string := "parallel_add"
    ) ;
    port(
        aclr
                   : in std logic := '0';
        clken
                    : in std logic := '1';
        clock
                    : in std_logic := '0';
        data
                    : in std_logic_vector(size*width-1 downto 0)
                             := (others => '0');
        result : out std_logic_vector(widthr-1 downto 0)
    );
end component;
```

#### 2.5.3 Parameter definitions

width: Width of input data (in bits).
size: Number of input numbers
widthr: Desired width of result
shift: relative shift of data vectors

representation: SIGNED/UNSIGNED addition

pipeline: Latency of pipelined adder

msw\_subtract: "NO", or "YES". Most Significant Word is Added or Subtracted

result\_alignment: "MSB" or "LSB". If widthr is less than optimal result width picks up the result

bits from MSB or LSB

# 3. Non-Inferable Megafunctions

#### 3.1 altclkbuf

#### 3.1.1 Behavior Diagram



#### 3.1.2 MegaWizard plug-in

Changes needed?

#### 3.1.3 Megafunction Ports and Parameters

#### 3.1.4 Parameter and Port Definitions

**CLOCK\_TYPE:** Buffer clock type. Legal values are "AUTO," "GCLK," "LCLK," "EXTCLK," and "SIDE\_CLK."

inclk: clock inputs that drive the clock network

**clkselect:** input allows dynamically selecting which clock source drives the clock network driven by this clock buffer. The signal selects one of the four clock inputs where a value of '00' selects inclk[0], '01' selects inclk[1], '10' selects inclk[2], and '11' selects inclk[3]. Defaults to GND if left unconnected. If this signal is connected, then only the Global Clock network can be driven by this clock buffer.

**ena:** input that allows enabling or disabling the entire clock network driven by this clock buffer. If left unconnected, this signal defaults to VCC.

outclk: clock output that will drive the clock network associated with this clock buffer.

#### 3.2 altddio\_in, altddio\_out, altddio\_bidir

Double data rate I/O megafunctions.

#### 3.3 altmemmult

This is the RAM-based coefficient (i.e. constant) multiplier megafunction. This megafunction implements a multi-cycle multiplier by using a ROM or RAM to do partial product look-up, and then a shifting accumulator (altaccumulate) to accumulate the final product. The behavior is very different from lpm\_mult, and we believe that it is mainly useful for lower bandwidth DSP applications that need large numbers of moderate bandwidth multipliers.

This megafunction is unchanged for Cyclone II devices

See the document cbx altmemmult ffd.doc for more details.

#### 3.4 altpli

This is the Cyclone II and Stratix PLL megafunction. The altclklock megafunction can still be used for very simple PLL needs, since it's generic enough that it supports all device families with PLLs.

#### 3.5 dcfifo

The dual-clock FIFO megafunction takes advantage of the selectable clock enable on Cyclone II RAM blocks. The clock enable bypass feature is used on the read address register to allow the RAM to read internally on every clock cycle. In legacy mode (non-showahead), the clock enable can then be used to preserve valid data in the Q output register. This results in a dramatic LC savings compared to Cyclone dual-clock FIFOs, because the LE-based, 3-deep output FIFO can be omitted. It also results in much lower internal latency, and a simpler, cleaner design.

The reduced latency affects the behavior in legacy mode, and addresses a frequent customer complaint with Cyclone FIFOs. Show-ahead mode behavior is identical to Cyclone "area" show-shead mode. In Cyclone II devices, there is no such thing as "speed" mode, which exists only in Stratix and Cyclone devices because of the awkward RAM architecture of the Stratix family.

Another difference compared to Cyclone dcfifo is in the read input path. The Cyclone II implementation takes advantage of the new address stall RAM feature. This simplifies the read input path, and helps boost performance, but it has no impact on behavior.

The dcfifo write path in Cyclone II devices is identical to Cyclone devices. See the schematic below for additional details.



Figure 3-1 dcfifo schematic for Stratix II & Cyclone II Architecture

#### 3.6 scfifo

This is the single-clock FIFO megafunction. It is unchanged vs. Cyclone devices.