# Stratix III DSP Megafunction EDA Functional Description

Version 1.1 Nov 19 2008

by Altera Corporation

## **Table of Contents:**

| 1.  | OV   | ERVIEW                                                                 | 3  |
|-----|------|------------------------------------------------------------------------|----|
|     |      |                                                                        |    |
| 2.  | GL   | OSSARY                                                                 | 3  |
| 3.  | СН   | ANGES IN THE MEGA FUNCTIONS:                                           | 3  |
| 3.1 | altn | nult_add Changes                                                       | 3  |
| 3.  | 1.1  | Parameter and port list                                                |    |
| 3.  | 1.2  | Parameter definitions                                                  | 8  |
| 3.  | 1.3  | Port definitions                                                       | 27 |
| 4.  | US   | ER INTERFACE                                                           | 29 |
| 4.1 | AL   | MULT_ADD interface change when device family is Stratix III            | 29 |
| 4.2 | AL   | MULT_ACCUM interface change when device family is Stratix III          | 30 |
| 4.3 | Rou  | unding and saturation backward compatible support for stratixii        | 30 |
| 4.  | 3.1  | Rounding and saturation backward compatible support for altmult_add:   | 30 |
| 4.  | 3.2  | Rounding and saturation backward compatible support for altmult accum; | 30 |

#### 1. Overview

This documentation includes the function definition of two megafunctions: ALTMULT\_ADD and ALTMULT\_ACCUM. For stratixIII, altmult\_add and altmult\_accum share the same ports and parameters.

#### 2. Glossary

Cbx – clearbox.

DSP block – Digital Signal processing block.

sum of 2 mode - two multipliers followed by an adder.

output only - simply multiplier.

one\_level\_adder - same as sum of 2 mode.

two\_level\_adder - four multipliers followed two level adder.

accumulator - multipliers followed by adder then by accumulator.

accum\_chainout - output of accumulator is added with chainin data.

loopback - one input of a one\_level\_adder is connected to the output of this block.

two\_level\_adder\_chainout - the output of two\_level\_adder is added with chainin data.

36\_bit – an independent multiplier with 36 bit inputs.

Shift – multiplier is used as a shift. Inputs and output are 32 bits.

Double – special mode used to deal complex multiplication.

### 3. Changes in the Mega functions:

#### 3.1 altmult\_add Changes

This is the multiply-add megafunction, it also include multiply-add-accumulate megafunction. From a behavioral perspective, it consists of 1 or more multipliers feeding a parallel adder. The user specifies widths and registering options. If the widths exceed those that can be supported by Stratixiii hardware, the megafunction will add logic as needed. The main exception is that if the rounding or saturation features are used, support is limited to that available in native DSP blocks.

The result of parallel adder can also be fed into an accumulator. If this feature is selected, support is also limited to implementation in native DSP blocks for Stratixiii Device family.

The Stratixiii DSP block has more features than the Stratix-II DSP block, but it is not a complete superset of the Stratix-II DSP block.

StratixIV and ArrialI device family have the same DSP Block as Stratixiii device family; the altmult\_add megafunction for them is identical as Stratixiii.

New features related to altmult add include:

- 1. loopback input for sum of 2 mode,
- 2. enhanced saturation and rounding mode,
- accumulator followed the adder
- 4. the ability to chain adders/accumlator between multiple blocks to form larger adders and dynamic shift mode.
- 5. Shift mode that can dynamically change between left, right, rotation, logic and arithmetic.

Some of the features that were supported in Stratix II but no longer supported in Stratixiii are:

- 1. scanin input mode changed from two input ports support to one input port support and only for sum of 4 in 18 by 18 modes.
- 2. Input shift register parallel load is removed.
- 3. dynamic input source selection is removed
- 4. dynamic mode support only available in shift mode
- 5. pipeline register position is moved
- each quadrant has 4 register banks: at input, pipeline, output, chainout and each register can select between 4 clock and 4 aclr signals. The corresponding register of input signal in each register bank should be identical or skipped.
- 7. Dynamic add/sub at the first level adder is removed.

#### 3.1.1 Parameter and port list

```
PARAMETERS
   NUMBER OF MULTIPLIERS,
   WIDTH A,
   WIDTH_B,
   WIDTH RESULT,
   WIDTH_CHAININ,
                                                        -- Stratixiii-only!
   -- A MULTIPLIER INPUTS
   -- DATAA and DATAB should use the same CLOCK and ACLR resource for Stratixiii
   -- Multipliers in each quadrant should share the same clock and aclr signals.
   INPUT ACLR A0,
   INPUT_SOURCE_A0 = "DATAA",
                                                       -- need update in Stratixiii
   INPUT REGISTER A1.
   INPUT_ACLR_A1,
   INPUT SOURCE A1 = "DATAA",
                                                       -- need update in Stratixiii
   INPUT_REGISTER_A2,
   INPUT_ACLR_A2,
   INPUT_SOURCE_A2 = "DATAA",
                                                       -- need update in Stratixiii
   INPUT_REGISTER_A3,
   INPUT_ACLR_A3,
   INPUT_SOURCE_A3 = "DATAA",
                                                       -- need update in Stratixiii
   REPRESENTATION_A= "UNUSED",
   SIGNED REGISTER A,
   SIGNED ACLR A,
   SIGNED PIPELINE REGISTER A.
   SIGNED_PIPELINE_ACLR_A,
   SCANOUTA REGISTER="UNREGISTERED",
                                                              -- Stratixiii-only!
   SCANOUTA_ACLR="NONE",
                                                              -- Stratixiii-onlv!
```

```
-- B MULTIPLIER INPUTS
INPUT_REGISTER_B0,
INPUT ACLR BO,
INPUT SOURCE B0 = "DATAB",
                                                  -- "DATAB" only for Stratixiii
INPUT REGISTER B1.
INPUT ACLR B1,
INPUT SOURCE B1 = "DATAB",
                                                  -- "DATAB" only for Stratixiii
INPUT_REGISTER_B2,
INPUT_ACLR_B2,
INPUT_SOURCE_B2 = "DATAB",
                                                  -- "DATAB" only for Stratixiii
INPUT_REGISTER_B3,
INPUT_ACLR_B3,
INPUT SOURCE B3 = "DATAB",
                                                  -- "DATAB" only for Stratixiii
REPRESENTATION B = "UNUSED",
SIGNED REGISTER B,
SIGNED ACLR B,
SIGNED_PIPELINE_REGISTER B,
SIGNED_PIPELINE_ACLR_B,
-- MULTIPLIER OUTPUTS: Used as pipeline registers. Each quadrant should share the
same clock and aclr signals
MULTIPLIER REGISTERO=" UNREGISTERED",
MULTIPLIER_ACLR0="NONE",
MULTIPLIER REGISTER1="CLOCK0",
MULTIPLIER ACLR1="NONE",
MULTIPLIER_REGISTER2="CLOCK0",
MULTIPLIER ACLR2="NONE",
MULTIPLIER REGISTER3="CLOCK0",
MULTIPLIER_ACLR3="NONE",
MULTIPLIER1 DIRECTION="ADD".
MULTIPLIER3_DIRECTION="ADD",
ACCUM_DIRECTION="ADD",
                                                         -- Stratixiii-only!
-- OUTPUT
OUTPUT REGISTER="CLOCK0",
OUTPUT_ACLR="NONE",
CHAINOUT_REGISTER="CLOCK0",
                                                   -- Stratixiii-only!
CHAINOUT ACLR="NONE",
                                                         -- Stratixiii-only!
-- ROUND SATURATION CONTROL SIGNAL IN Stratixiii is different to Stratix II.
OUTPUT_ROUNDING = "NO",
                                                         --Stratixiii-only!
OUTPUT_ROUND_TYPE = "NEAREST_INTEGER",
                                                          --Stratixiii-only!
                                            --Stratixiii-only!
WIDTH_MSB = 10,
                                           --Stratixiii-only!
OUTPUT_ROUND_REGISTER="CLOCK0",
OUTPUT_ROUND_ACLR="NONE",
                                                         -- Stratixiii-only!
OUTPUT ROUND PIPELINE REGISTER="CLOCKO",
                                                  --Stratixiii-only!
OUTPUT ROUND PIPELINE ACLR="NONE",
                                                         --Stratixiii-only!
OUTPUT SATURATION = "NO",
                                                         --Stratixiii-only!
OUTPUT SATURATE TYPE = "ASYMMETRIC",
                                                         --Stratixiii-only!
WIDTH_SATURATE_SIGN = 1,
                                                  --Stratixiii-only!
OUTPUT_SATURATE_REGISTER="CLOCK0",
                                                  --Stratixiii-only!
OUTPUT_SATURATE_ACLR="NONE",
                                                         --Stratixiii-only!
OUTPUT_SATURATE_PIPELINE_REGISTER="CLOCK0", --Stratixiii-only!
OUTPUT_SATURATE_PIPELINE_ACLR="NONE",
                                                         --Stratixiii-only!
```

```
CHAINOUT ROUNDING = "NO",
                                                         --Stratixiii-only!
CHAINOUT_ROUND_REGISTER="CLOCK0",
                                                   --Stratixiii-only!
                                                         --Stratixiii-only!
CHAINOUT_ROUND_ACLR="NONE",
CHAINOUT ROUND PIPELINE REGISTER="CLOCKO",
                                                  --Stratixiii-only!
CHAINOUT ROUND PIPELINE ACLR="NONE".
                                                        --Stratixiii-only!
CHAINOUT_ROUND_OUTPUT_REGISTER="CLOCK0",
                                                   --Stratixiii-only!
CHAINOUT_ROUND_OUTPUT_ACLR="NONE",
                                                         --Stratixiii-only!
CHAINOUT SATURATION = "NO",
                                                         --Stratixiii-only!
CHAINOUT_SATURATE_REGISTER="CLOCK0",
                                                  --Stratixiii-only!
CHAINOUT_SATURATE_ACLR="NONE",
                                                         --Stratixiii-only!
CHAINOUT_SATURATE_PIPELINE_REGISTER="CLOCK0",--Stratixiii-only!
CHAINOUT_SATURATE_PIPELINE_ACLR="NONE",
                                                          --Stratixiii-only!
CHAINOUT SATURATE OUTPUT REGISTER="CLOCK0",--Stratixiii-only!
CHAINOUT SATURATE OUTPUT ACLR="NONE",
                                                         --Stratixiii-only!
ACCUMMULATOR="NO",
                                                         --Stratixiii-only!
CHAINOUT ADDER="NO".
                                                         --Stratixiii-only!
                                                  --Stratixiii-only!
ZERO_CHAINOUT_OUTPUT_REGISTER="CLOCK0",
ZERO_CHAINOUT_OUTPUT_ACLR="NONE",
                                                         --Stratixiii-only!
ZERO_LOOPBACK_REGISTER="CLOCK0",
                                                  --Stratixiii-only!
ZERO_LOOPBACK_ACLR="NONE",
                                                         --Stratixiii-only!
ZERO LOOPBACK PIPELINE REGISTER="CLOCKO",
                                                   --Stratixiii-only!
ZERO_LOOPBACK_PIPELINE_ACLR="NONE",
                                                         --Stratixiii-only!
ZERO_LOOPBACK_OUTPUT_REGISTER="CLOCK0",
                                                   --Stratixiii-only!
ZERO LOOPBACK OUTPUT ACLR="NONE",
                                                         --Stratixiii-only!
ACCUM SLOAD REGISTER="CLOCKO".
                                                  --Stratixiii-only!
ACCUM SLOAD ACLR="NONE",
                                                         --Stratixiii-only!
ACCUM_SLOAD_PIPELINE_REGISTER="CLOCK0",
                                                  -- Stratixiii-only!
ACCUM_SLOAD_PIPELINE_ACLR="NONE",
                                                         --Stratixiii-only!
SHIFT MODE ="NO",
                                                         --Stratixiii-only!
ROTATE_REGISTER="CLOCK0",
                                                  -- Stratixiii-only!
                                                         --Stratixiii-only!
ROTATE ACLR="NONE",
ROTATE PIPELINE REGISTER="CLOCKO",
                                                  --Stratixiii-only!
ROTATE PIPELINE ACLR="NONE",
                                                         --Stratixiii-only!
ROTATE_OUTPUT_REGISTER="CLOCK0",
                                                  --Stratixiii-only!
ROTATE_OUTPUT_ACLR="NONE",
                                                         --Stratixiii-only!
SHIFT RIGHT REGISTER="CLOCKO",
                                                  --Stratixiii-only!
SHIFT RIGHT ACLR="NONE",
                                                         --Stratixiii-only!
SHIFT_RIGHT_PIPELINE_REGISTER="CLOCK0", --Stratixiii-only!
SHIFT_RIGHT_PIPELINE_ACLR="NONE",
                                                         -- Stratixiii-only!
SHIFT_RIGHT_OUTPUT_REGISTER="CLOCK0",
                                                  --Stratixiii-only!
SHIFT_RIGHT_OUTPUT_ACLR="NONE",
                                                   --Stratixiii-only!
PORT_OUTPUT_IS_OVERFLOW= "PORT_UNUSED",
                                                              --Stratixiii-only!
PORT CHAINOUT SAT IS OVERFLOW = "PORT UNUSED",
Stratixiii-only!
EXTRA LATENCY,
DEDICATED_MULTIPLIER_CIRCUITRY = "AUTO" -- no behavioral impact
DEVICE_FAMILY = "Stratix",
                                           -- default to Stratix/Stratix II behavior
PORT_SIGNA,
PORT SIGNB,
```

```
-- Parameters keep for backward compatability
   MULTIPLIER01 SATURATION = "NO",
   MULT01 SATURATION REGISTER = "CLOCKO".
   MULT01_SATURATION_ACLR ="NONE",
   MULTIPLIER23_SATURATION = "NO",
   MULT23_SATURATION_REGISTER="CLOCK0",
   MULT23_SATURATION_ACLR="NONE",
   ADDER1_ROUNDING = "NO",
   ADDNSUB1_ROUND_REGISTER="CLOCK0",
   ADDNSUB1 ROUND ACLR="NONE",
   ADDNSUB1 ROUND PIPELINE REGISTER="CLOCK0",
   ADDNSUB1_ROUND_PIPELINE_ACLR="NONE",
   ADDER3 ROUNDING = "NO",
   ADDNSUB3 ROUND REGISTER="CLOCKO",
   ADDNSUB3_ROUND_ACLR="NONE",
   ADDNSUB3_ROUND_PIPELINE_REGISTER="CLOCK0",
   ADDNSUB3_ROUND_PIPELINE_ACLR="NONE",
   MULTIPLIER01_ROUNDING = "NO",
   MULT01_ROUND_REGISTER="CLOCK0",
   MULT01_ROUND_ACLR="NONE",
   MULTIPLIER23_ROUNDING = "NO",
   MULT23 ROUND REGISTER="CLOCK0",
   MULT23 ROUND ACLR="NONE",
   -- Parameters not valid in Stratixiii (default value will disable the function in Stratixiii)
   PORT ADDNSUB1= "UNUSED",
   PORT_ADDNSUB3= "UNUSED",
   PORT_MULTO_IS_SATURATED = "UNUSED",
   PORT_MULT1_IS_SATURATED = "UNUSED",
   PORT_MULT2_IS_SATURATED = "UNUSED",
   PORT_MULT3_IS_SATURATED = "UNUSED",
   ADDNSUB MULTIPLIER REGISTER1 = "CLOCKO",
   ADDNSUB_MULTIPLIER_ACLR1 ="NONE",
   ADDNSUB_MULTIPLIER_PIPELINE_REGISTER1="CLOCK0",
   ADDNSUB_MULTIPLIER_PIPELINE_ACLR1="NONE",
   ADDNSUB_MULTIPLIER_REGISTER3 = "CLOCK0",
   ADDNSUB MULTIPLIER ACLR3 ="NONE",
   ADDNSUB_MULTIPLIER_PIPELINE_REGISTER3="CLOCK0",
   ADDNSUB_MULTIPLIER_PIPELINE_ACLR3="NONE",
SUBDESIGN ALTMULT_ADD
   dataa[NUMBER_OF_MULTIPLIERS * WIDTH_A - 1..0]
                                                   : INPUT;
   datab[NUMBER OF MULTIPLIERS * WIDTH B - 1..0]
                                                   : INPUT;
   clock3, clock2, clock1, clock0 : INPUT = VCC;
                                     : INPUT = GND;
   aclr3, aclr2, aclr1, aclr0
   ena3, ena2, ena1, ena0
                                     : INPUT = VCC;
                                     : INPUT = GND;
   signa, signb
   -- input ports new in Stratixiii
                                     : INPUT = GND; -- Stratixiii-only!
: INPUT = GND; -- Stratixiii-only!
   output_saturate
   output round
```

```
: INPUT = GND; -- Stratixiii-only!
chainout_saturate
chainout round
zero chainout
zero loopback
accum sload
chainin[WIDTH_CHAININ - 1..0]
rotate
shift right
                                                 : INPUT = GND;
                                                                            -- Stratixiii-only!
--Input port reserved for stratixii backward compatible (It will convert the parameters to new
parameters. Just keep the old port name)
mult01 round
                                                 : INPUT = GND;
mult23 round
                                                 : INPUT = GND;
addnsub1 round
                                                 : INPUT = GND;
addnsub3 round
                                                 : INPUT = GND;
mult01 saturation, mult23 saturation
                                                : INPUT = GND;
-- input ports not valid in Stratixiii (default value will disable the function in Stratixiii)
addnsub1, addnsub3
                                                : INPUT = GND;
sourcea[NUMBER_OF_MULTIPLIERS-1..0]: INPUT = GND;
sourceb[NUMBER_OF_MULTIPLIERS-1..0]: INPUT = GND;
scanina and scaninb
                               can not be used simultaneously;
result[WIDTH_RESULT - 1..0]
                                                 : OUTPUT;
-- output ports new in Stratixiii
overflow
                                                 : OUTPUT:
                                                                            -- Stratixiii-only!
Chainout_sat_overflow
                                                          : OUTPUT;
                                                                                     -- Stratixiii-only!
-- output ports not valid in Stratixiii
scanina and scaninb can not be used simultaneously;
mult0 is saturated
                                                 : OUTPUT:
mult1 is saturated
                                                 : OUTPUT:
mult2 is saturated
                                                 : OUTPUT;
                                                 : OUTPUT;
mult3_is_saturated
```

#### 3.1.2 Parameter definitions

)

**NUMBER\_OF\_MULTIPLIERS:** The number of multiplier which is to be added together. This value must be 1 to 4.

WIDTH A: The width of the dataa input busses.

WIDTH B: The width of the datab input busses.

WIDTH\_RESULT: Width of the result output bus includes all bits before rounding and saturation.

**WIDTH\_CHAININ:** Width of the CHAININ bus. It's a new parameter in Stratixiii. WIDTH\_CHAININ = WIDTH\_RESULT if port chainin is used. The value of width\_chainin should be 44. Default value is 1 for simulation model when port chainin is not used.

Each quadrant of DSP block has 4 register banks: input, pipeline, output, chainout and each register can select between 4 clocks and 4 aclr signals. All the INPUT\_REGISTER in the same

register bank should have the same setting or you can skip any of them. All the *INPUT\_ACLR* should have the same setting and flow the usage of corresponding register.

*INPUT\_ACLR* default value is "ACLR3" if the corresponding register is been used and the "aclr" value is not been set. If the corresponding register is not registered, "aclr" signal should be set to "NONE" and it won't be passed to wysiwyg.

**INPUT\_REGISTER\_A0:** Clock source for the A inputs of the first multiplier. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". When input dataa forms scan chain, this register and followed input\_register can not be skipped.

**INPUT\_ACLR\_A0:** Asynchronous clear source for the A inputs of the first multiplier. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used and the aclr value is not been set. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg.

**INPUT\_SOURCE\_A0:** Specifies the source of the A inputs to the first multiplier. Legal values are "DATAA", "SCANA" and "VARIABLE". The value of "VARIABLE" is supported in Stratix II devices only.

**INPUT\_REGISTER\_A1:** Clock source for the A inputs to the second multiplier. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". The value should follow *INPUT\_REGISTER\_A0* or set as "UNREGISTERED".

**INPUT\_ACLR\_A1:** Asynchronous clear source for the A inputs to the second multiplier. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used and the aclr value is not been set. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should follow *INPUT\_ACLR\_A0* in Stratixiii if it needs to be set.

**INPUT\_SOURCE\_A1:** Specifies the source for the A inputs to the second multiplier. Legal values are "DATAA", "SCANA", and "VARIABLE". The value of "VARIABLE" is supported in Stratix II devices only.

**INPUT\_REGISTER\_A2:** Clock source for the A inputs to the third multiplier. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". The value should follow *INPUT\_REGISTER\_A0* or set as "UNREGISTERED".

**INPUT\_ACLR\_A2:** Asynchronous clear source the A inputs to the third multiplier. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used and the aclr value is not been set. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should follow *INPUT\_ACLR\_A0* in Stratixiii if it needs to be set.

**INPUT\_SOURCE\_A2:** Specifies the source for the A inputs to the third multiplier. Legal values are "DATAA", "SCANA", and "VARIABLE". The value of "VARIABLE" is supported in Stratix II devices only.

**INPUT\_REGISTER\_A3:** Clock source for the fourth and all subsequent multipliers. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". The value should follow *INPUT\_REGISTER\_A0* or set as "UNREGISTERED".

**INPUT\_ACLR\_A3:** Asynchronous clear source for the fourth and all subsequent multipliers. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used and the aclr value is not been set. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should follow *INPUT\_ACLR\_A0* in Stratixiii if it needs to be set.

**INPUT\_SOURCE\_A3:** Specifies the source of the A inputs to the fourth multiplier. Legal values are "DATAA", "SCANA", and "VARIABLE". The value of "VARIABLE" is supported in Stratix II devices only.

**REPRESENTATION\_A:** For specifying the number representation of the A multiplier inputs. Legal values are "UNSIGNED", "SIGNED", and "UNUSED". A value of "UNSIGNED" causes the A inputs to be interpreted as unsigned numbers. A value of "SIGNED" causes the A inputs to be interpreted as signed two's complement numbers. A value of "UNUSED" allows for dynamic control of the representation through the signa port. In shift mode, REPRESENTATION\_A = REPRESENTATION\_B = "SIGNED" will make shift type as "ARITHMETIC". REPRESENTATION\_A = REPRESENTATION\_B = "UNSIGNED" will make shift type as "LOGICAL". REPRESENTATION\_A = REPRESENTATION\_B = "UNUSED" will allow dynamic shift type selection.

**SIGNED\_REGISTER\_A:** The clock source for the first signa register. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". The value should follow *INPUT REGISTER A0* or set as "UNREGISTERED".

**SIGNED\_ACLR\_A:** Asynchronous clear source for the first signa register. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used and the aclr value is not been set. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should follow *INPUT\_ACLR\_A0* in Stratixiii if it needs to be set.

**SIGNED\_PIPELINE\_REGISTER\_A:** The clock source for the second signa register. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". The value should follow *multiplier\_register0* or set as "UNREGISTERED".

**SIGNED\_PIPELINE\_ACLR\_A:** Asynchronous clear source for the second signa register. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used and the aclr value is not been set. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. Legal value should be the same as MULTIPLIER\_ ACLR0 in Stratixiii if it needs to be set. **SCANOUTA\_REGISTER:** The clock source for the scanouta data bus registers. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii.

**SCANOUTA\_ACLR:** Asynchronous clear source for the scanouta data bus registers Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. It's a new parameter in Stratixiii.

**INPUT\_REGISTER\_B0:** Clock source for the B inputs of the first multiplier. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". The value should follow *INPUT REGISTER A0* or set as "UNREGISTERED".

**INPUT\_ACLR\_B0:** Asynchronous clear source for the B inputs of the first multiplier. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should follow *INPUT ACLR A0* in Stratixiii if it needs to be set.

**INPUT\_SOURCE\_B0:** Specifies the source of the B inputs to the first multiplier. Legal values are "DATAB", "SCANB", "LOOPBACK" and "VARIABLE". The value "VARIABLE" is supported in Stratix II devices only. The value of "LOOPBACK" is supported in Stratixiii devices only (and only available for sum2 mode).

**INPUT\_REGISTER\_B1:** Clock source for the B inputs to the second multiplier. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". The value should follow *INPUT\_REGISTER\_A0* or set as "UNREGISTERED".

**INPUT\_ACLR\_B1:** Asynchronous clear source for the B inputs to the second multiplier. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal

should be set to "NONE" and it won't be passed to wysiwyg. The value should follow *INPUT ACLR A0* in Stratixiii if it needs to be set.

**INPUT\_SOURCE\_B1:** Specifies the source for the B inputs to the second multiplier. Legal values are "DATAB", "SCANB", and "VARIABLE". The value of "VARIABLE" is supported in Stratix II devices only.

**INPUT\_REGISTER\_B2:** Clock source for the B inputs to the third multiplier. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". The value should follow *INPUT\_REGISTER\_A0* or set as "UNREGISTERED".

**INPUT\_ACLR\_B2:** Asynchronous clear source for the B inputs to the third multiplier Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should follow *INPUT\_ACLR\_A0* in Stratixiii if it needs to be set.

**INPUT\_SOURCE\_B2:** Specifies the source for the B inputs to the third multiplier. Legal values are "DATAB", "SCANB", and "VARIABLE". The value of "VARIABLE" is supported in Stratix II devices only.

**INPUT\_REGISTER\_B3:** Clock source for the fourth and all subsequent multipliers. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". The value should follow *INPUT\_REGISTER\_A0* or set as "UNREGISTERED".

**INPUT\_ACLR\_B3:** Asynchronous clear source for the fourth and all subsequest multipliers. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should follow *INPUT\_ACLR\_A0* in Stratixiii if it needs to be set.

**INPUT\_SOURCE\_B3:** Specifies the source of the B inputs to the fourth multiplier. Legal values are "DATAB", "SCANB", and "VARIABLE". The value of "VARIABLE" is supported in Stratix II devices only.

Stratixiii support one input scan chain. It can be scana or scanb. You can not use both.

**REPRESENTATION B:** For specifying the number representation of the B multiplier inputs. Legal values are "USNIGNED", "SIGNED", and "UNUSED". A value of "UNSIGNED" causes the B inputs to be interpreted as unsigned numbers. A value of "SIGNED" causes the B inputs to be interpreted as signed two's complement numbers. A value of "UNUSED" allows for dynamic control of the representation through the signb port. In shift mode, REPRESENTATION\_A = "SIGNED" will REPRESENTATION B = make shift type as "ARITHMETIC". REPRESENTATION A = REPRESENTATION B = "UNSIGNED" will make shift type as "LOGICAL". REPRESENTATION\_A = REPRESENTATION\_B = "UNUSED" will allow dynamic shift type selection.

**SIGNED\_REGISTER\_B:** The clock source for the first signb register. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". The value should follow INPUT\_REGISTER\_A0 or set as "UNREGISTERED".

**SIGNED\_ACLR\_B:** Asynchronous clear source for the first signb register. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should follow *INPUT\_ACLR\_A0* in Stratixiii if it needs to be set.

**SIGNED\_PIPELINE\_REGISTER\_B:** The clock source for the second signb register. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". The value should follow *multiplier register0* or set as "UNREGISTERED".

**SIGNED\_PIPELINE\_ACLR\_B:** Asynchronous clear source for the second signb register. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. Legal value should be the same as MULTIPLIER\_ ACLR0 in Stratixiii if it needs to be set.

All the *MULTIPLIER\_REGISTER* should have the same setting or "unregistered". All the *MULTIPLIER\_ACLR* should have the same setting or follow the corresponding register.

**MULTIPLIER\_REGISTER0:** Clock source for the register immediately after the first adder (it shares the same name as in StratixII but been moved to the end of first adder stage). Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". Used as PIPELINE Register in Stratixiii.

**MULTIPLIER\_ACLRO:** Asynchronous clear source for the register immediately after the first adder (it shares the same name as in Stratix II but been moved to the end of first adder stage). Legal values are "ACLRO", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg.

**MULTIPLIER\_REGISTER1:** Clock source for the register immediately after the first adder (it shares the same name as in StratixII but been moved to the end of first adder stage). Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". Used as PIPELINE Register in Stratixiii. Legal value should be the same as MULTIPLIER\_REGISTER0 in Stratixiii.

**MULTIPLIER\_ACLR1:** Asynchronous clear source for the register immediately after the first adder (it shares the same name as in StratixII but been moved to the end of first adder stage). Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. Legal value should be the same as MULTIPLIER ACLR0 in Stratixiii if it needs to be set.

**MULTIPLIER\_REGISTER2:** Clock source for the register immediately after the first adder (it shares the same name as in StratixII but been moved to the end of first adder stage). Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". Used as PIPELINE Register in Stratixiii. The value should follow *multiplier\_register0* or set as "UNREGISTERED".

**MULTIPLIER\_ACLR2:** Asynchronous clear source for the register immediately after the first adder (it shares the same name as in Stratix II but been moved to the end of first adder stage). Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. Legal value should be the same as MULTIPLIER\_ ACLR0 in Stratixiii if it needs to be set.

**MULTIPLIER\_REGISTER3:** Clock source for the register immediately after the first adder (it shares the same name as in StratixII but been moved to the end of first adder stage). Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". Used as PIPELINE Register in Stratixiii. Legal value should be the same as MULTIPLIER\_REGISTER2 in Stratixiii.

**MULTIPLIER\_ACLR3:** Asynchronous clear source for the register immediately after the first adder (it shares the same name as in Stratix II but been moved to the end of first adder stage).

Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. Legal value should be the same as MULTIPLIER ACLR0 in Stratixiii if it needs to be set.

In Stratixiii MULTIPLIER\_REGISTER0/ MULTIPLIER\_REGISTER1 is used as first\_adder\_register0,

MULTIPLIER REGISTER2/ MULTIPLIER\_REGISTER3 is used as first\_adder\_register1.

**MULTIPLIER1\_DIRECTION:** Specifies whether the second multiplier will add or subtract its value from the sum. Legal values are "ADD" and "SUB". Default value is "ADD". StratixII and Stratix device family support dynamic add/sub when port addnsub1 is used. Stratixiii does not support dynamic add/sub.

**MULTIPLIER3\_DIRECTION:** Specifies whether the second multiplier will add or subtract its value from the sum. Legal values are "ADD" and "SUB". Default value is "ADD". StratixII and Stratix device family support dynamic add/sub when port addnsub3 is used. Stratixiii does not support dynamic add/sub.

**ACCUMULATOR:** Controls accumulator mode of the final adder stage. Legal values are "YES" and "NO". Default value is "NO" for backward compatibility for Stratix II. It's a new parameter in Stratixiii.

**ACCUM\_DIRECTION:** Specifies whether the accumulator will add or subtract its value from the sum. Legal values are "ADD" and "SUB". Default value is "ADD". It's a new parameter for altmult\_add. When input data are unsigned, "SUB" is not valid.

**OUTPUT\_REGISTER:** Clock source for the output register. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3".

**OUTPUT\_ACLR:** Asynchronous clear source for the output register. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg.

**CHAINOUT\_REGISTER:** Clock source for the chainout mode result register which is an additional stage after the second adder. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii.

**CHAINOUT\_ACLR:** Asynchronous clear for the chainout mode result register which is an additional stage after the second adder. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3". . It's a new parameter in Stratixiii.

**EXTRA\_LATENCY:** Specifies latency to add to the circuit in addition to any registers which were already specified. The register clock and aclr follows the last stage register before the extra\_latency applied. The parameter only available in stratixiii device family and only when implementation can be put in one DSP block.

**DEDICATED\_MULTIPLIER\_CIRCUITRY:** Specifies whether or not to use the DSP block to implement the circuit. Legal values are "YES", "NO", and "AUTO". A value of "YES" will cause an implementation in DSP block. Default value is "AUTO".

**DEVICE\_FAMILY:** Defaults to "Stratix". Normally, this parameter would only be used for behavioral models, since megafunctions look at the Quartus-defined device family. In this case, it is used to select Stratix-compatible assumptions about port and parameter priority resolution. In the original Stratix version of altmult\_add, dynamic control inputs such as signa, when connected, took precedence over the value of conflicting parameters, in this case REPRESENTATION\_A. Going forward, we prefer that all behavioral information be taken from parameter and port values, and not from connectivity information, since this requires non-standard Verilog and VHDL instantiations. The MegaWizard plug-in for altmult\_add will always write a value for this

parameter starting in Quartus II 3.1. The megafunction will check to see if a value is assigned, and if none is assigned, it will revert to pre-Quartus II 3.1 port/parameter priority rules.

The following 2 parameters are used for formal verification support of dynamic control input ports

| Operation mode Rounding Rounding/ Width limitation Comments: re |                                                                             |                                                 |                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                             |  |  |  |
|-----------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Operation mode                                                  | /saturation Mode Support                                                    |                                                 | (width_result > width_MSB) When width_result is not the one mentioned, refer to the width_saturate_sign Table and WIDTH_MSB Table                                                                                                                                                                                           | Comments: refer to symmetric saturation table                                                                                                                               |  |  |  |
| output_only                                                     | output_roundi<br>ng<br>/output_satura<br>tion                               | non_sym/sym<br>Nearest_integer<br>/Nearest_even | Width_a<=18, width_b<=18 14 <width_msb +="" 1<="" <31,="" <9.="" base="" on="" td="" width_b<="" width_result="width_a" width_saturate_sign=""><td>symmetric saturation has limitation</td></width_msb>                                                                                                                     | symmetric saturation has limitation                                                                                                                                         |  |  |  |
| one_level_adder                                                 | output_roundi<br>ng<br>/output_satura<br>tion                               | non_sym/sym<br>Nearest_integer<br>/Nearest_even | Width_a<=18, width_b<=18 14 <width_msb +="" 1<="" <31,="" <9.="" base="" on="" td="" width_b<="" width_result="width_a" width_saturate_sign=""><td>hardware support is<br/>limited to 36 bit as output<br/>width. Symmetric<br/>saturation has limitation</td></width_msb>                                                  | hardware support is<br>limited to 36 bit as output<br>width. Symmetric<br>saturation has limitation                                                                         |  |  |  |
| two_level_adder                                                 | output_roundi<br>ng<br>/output_satura<br>tion                               | non_sym/sym<br>Nearest_integer<br>/Nearest_even | Width_a<=18, width_b<=18 16 <width_msb +="" +2<="" 1<="" <11.="" <33,="" base="" on="" td="" width_b="" width_result="width_a" width_saturate_sign=""><td>symmetric saturation has limitation</td></width_msb>                                                                                                              | symmetric saturation has limitation                                                                                                                                         |  |  |  |
| Accumulator                                                     | output_saturat<br>ion                                                       | non_sym/sym                                     | Width_a<=18, width_b<=18 1< width_saturate_sign <17. Base on width_result=44                                                                                                                                                                                                                                                | output_rounding will feed garbage data back into add loop. Use chainout_rounding if possible.                                                                               |  |  |  |
| accum_chainout                                                  | chainout_roun<br>ding/<br>chainout_satur<br>ation<br>/output_satura<br>tion | non_sym/sym<br>Nearest_integer<br>/Nearest_even | Width_a<=18, width_b<=18 22 <width_msb 1<="" <17.="" <39,="" base="" on="" width_result="44&lt;/td" width_saturate_sign=""><td>output_rounding will feed garbage data back into add loop. Use chaiout_rounding for accumulator output. Chaiout_rounding can only be applied at the last stage of the chain</td></width_msb> | output_rounding will feed garbage data back into add loop. Use chaiout_rounding for accumulator output. Chaiout_rounding can only be applied at the last stage of the chain |  |  |  |
| Loopback                                                        | output_roundi<br>ng                                                         | Nearest_integer/<br>Nearest_even                | Width_a=18, width_b=18, width_MSB=18. Base on width_result=36                                                                                                                                                                                                                                                               | Only upper 18 bit will be feedback. When saturation is turned on, MSB is saturation_overflow, it ruined the sign bit                                                        |  |  |  |
| two_level_adder<br>_chainout                                    | chainout_roun<br>ding/chainout_<br>saturation<br>/output_satura<br>tion     | non_sym/sym<br>Nearest_integer<br>/Nearest_even | Width_a<=18, width_b<=18 22 <width_msb 1<="" <17.="" <39,="" base="" on="" width_result="44&lt;/td" width_saturate_sign=""><td>Chaiout_rounding can only be applied at the last stage.</td></width_msb>                                                                                                                     | Chaiout_rounding can only be applied at the last stage.                                                                                                                     |  |  |  |
| 36_bit                                                          | NA                                                                          |                                                 |                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                             |  |  |  |
| shift                                                           | NA                                                                          |                                                 |                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                             |  |  |  |
| double Altera C                                                 | NA<br>Orporation Proprie                                                    | tary Page                                       | 15 of 30                                                                                                                                                                                                                                                                                                                    | March 9, 2009                                                                                                                                                               |  |  |  |

like signa, signb, to write out a fully connected netlist:

**PORT\_SIGNA:** Legal values are "PORT\_USED", "PORT\_UNUSED" and "PORT\_CONNECTIVITY" (default). If the value is "PORT\_CONNECTIVITY", then the megafunction checks if the signa port is not connected, and if true, uses the parameter value to determine the port value. If value is "PORT\_USED" then the port is assumed to be connected; if "PORT\_UNUSED" then the port is ignored and only the parameter value is looked at.

**PORT\_SIGNB:** Legal values are "PORT\_USED", "PORT\_UNUSED" and "PORT\_CONNECTIVITY" (default). If the value is "PORT\_CONNECTIVITY", then the megafunction checks if the signb port is not connected, and if true, uses the parameter value to determine the port value. If value is "PORT\_USED" then the port is assumed to be connected; if "PORT\_UNUSED" then the port is ignored and only the parameter value is looked at.

--Stratixiii only

| WIDTH_MSB                                                           | min                                                                 | max              | condition    | round_width of MAC_OUT | Definination      |  |  |  |
|---------------------------------------------------------------------|---------------------------------------------------------------------|------------------|--------------|------------------------|-------------------|--|--|--|
| WIDTH_W3B                                                           |                                                                     | IIIax            | WR >= RW     | WAC_OUT                | Demination        |  |  |  |
|                                                                     |                                                                     |                  | apply to all |                        |                   |  |  |  |
|                                                                     |                                                                     |                  | rounding     |                        | WA = width_a      |  |  |  |
|                                                                     |                                                                     |                  |              |                        |                   |  |  |  |
| Chaiout_adder =YES                                                  | 45.WD0                                                              | Min (30+WRS      | IMP 44       | 0 14/00 - 014/         | MD width h        |  |  |  |
| without_sign_extend                                                 | 15+WRS                                                              | , WR)            | WR>14        | 8 - WRS + RW           | WB = width_b      |  |  |  |
| chaiout adder =YES                                                  |                                                                     |                  |              |                        |                   |  |  |  |
| with_sign_extend**                                                  | Max(WR-21, 1)                                                       | WR-6             | WR>6         | 44 - WR + RW           | WR = width_result |  |  |  |
| multiplier = 1                                                      |                                                                     | Min(30+WRS,      | WA+WB >      |                        | WRS = WR - WA -   |  |  |  |
| (NO_ACC,NO_CHAINOUT)                                                | Max(15 + WRS,1)                                                     | WR)              | 14           | RW - WRS               | WB                |  |  |  |
| multiplier = 2                                                      |                                                                     |                  |              |                        |                   |  |  |  |
| (NO_ACC,NO_CHAINOUT, NO_LOOPBACK) *                                 | May(4.4 + M/DC.4)                                                   | Min(29+WRS,      | WA+WB >      | DW WDC : 4             | DVV width mak     |  |  |  |
|                                                                     | Max(14 + WRS,1)                                                     | WR)              | 13           | RW - WRS + 1           | RW = width_msb    |  |  |  |
| multiplier = 2<br>(NO_ACC,NO_CHAINOUT,                              |                                                                     | Min(30+WRS,      | WA+WB >      |                        |                   |  |  |  |
| NO_LOOPBACK)                                                        | Max(15+ WRS,1)                                                      | WR)              | 14           | RW - WRS               |                   |  |  |  |
| LOOPBACK                                                            | WR-WA                                                               | WR-WA            | WR>WA        | RW - WRS               |                   |  |  |  |
| multiplier > 2                                                      |                                                                     | Min(30+WRS,      | WA+WB >      |                        |                   |  |  |  |
| (NO_ACC,NO_CHAINOUT)                                                | Max(15 + WRS,1)                                                     | WR)              | 14           | RW - WRS +2            |                   |  |  |  |
|                                                                     |                                                                     |                  |              |                        |                   |  |  |  |
| example: WA + WB = 24, one                                          | ·                                                                   | Max RW = 24, Mir |              |                        |                   |  |  |  |
| example: WA + WB = 36, one                                          |                                                                     | Max RW = 19, Mir |              |                        |                   |  |  |  |
| example: WA + WB = 24, one                                          | ·                                                                   | Max RW = 36, Mir |              |                        |                   |  |  |  |
| example: WA + WB = 15, one mult, WR = 15: Max RW = 15, Min RW = 15  |                                                                     |                  |              |                        |                   |  |  |  |
| example: WA + WB = 24, two mult, WR = 24: Max RW = 24, Min RW = 15  |                                                                     |                  |              |                        |                   |  |  |  |
| example: WA + WB = 36, two mult, WR = 25: Max RW = 19, Min RW = 4   |                                                                     |                  |              |                        |                   |  |  |  |
| example: WA + WB = 24, two                                          | 1ax RW = 36, Min                                                    | RW = 26          |              |                        |                   |  |  |  |
| example: WA + WB = 14, two mult, WR = 15: Max RW = 15, Min RW =15   |                                                                     |                  |              |                        |                   |  |  |  |
|                                                                     |                                                                     |                  |              |                        |                   |  |  |  |
| example: WA + WB = 34, four mult, WR = 36: Max RW = 32, Min RW = 17 |                                                                     |                  |              |                        |                   |  |  |  |
| •                                                                   | example: WA + WB = 34, four mult, WR = 34: Max RW = 30, Min RW = 15 |                  |              |                        |                   |  |  |  |
| example: WA + WB = 15, four mult, WR = 15: Max RW = 15, Min RW = 15 |                                                                     |                  |              |                        |                   |  |  |  |

Summary of Stratixiii rounding and saturation support:

\* this case sign extended one bit of dataa or dataab : WR >WA + WB and WA+WB <36

**OUTPUT\_ROUNDING**: For Stratixiii, enable rounding handling at the final output stage. It's different from Stratix II settings. In some cases, it can be derived from Stratix II rounding settings

\*\* In accumulator or chainout\_adder, if saturation is used or width\_result>width\_a+width\_b+8, it always use sign extend.

if original design is Stratix II. Legal values are "NO", "YES", and "VARIABLE". "NO" and "YES" set the saturation handling feature to permanently on or off, and "VARIABLE" allow the saturation handling feature to be controlled dynamically input. It's a new parameter in Stratixiii.

**OUTPUT\_ROUND\_TYPE:** Control nearest\_integer/nearest\_even rounding mode. Legal values are "NEAREST\_EVEN" and "NEAREST\_INTEGER". "NEAREST\_INTEGER" means round-to-nearest-integer. "NEAREST\_EVEN" means round-to-nearest-even. Default value is "NEAREST\_INTEGER" which is compatible with Stratix II. It's a new parameter in Stratixiii.

**WIDTH\_MSB:** Control the effective data bit width. It includes sign bits(width\_saturate\_siign) and data bits. Default value is 17 to compatible with Q1.15 mode in Stratix II. It's a new parameter in Stratixiii. The value counts bits from the MSB (before saturation) to the LSB (after rounding). The valid value should be calculated according to mode, WIDTH\_A, WIDTH\_B and WIDTH\_RESULT. The value should be unsigned integer. If you can not find a positive number for it, that means no rounding allowed in your bit width and mode setting. WIDTH\_MSB must smaller than WIDTH\_RESULT.

In loop\_back mode: WIDTH\_MSB can only be 18.

**OUTPUT\_ROUND\_REGISTER:** Clock source for the first register on the output\_round input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii. The value should follow *INPUT\_REGISTER\_A0* or set as "UNREGISTERED".

**OUTPUT\_ROUND \_ACLR:** Asynchronous clear source for the first register on the output\_round input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should follow *INPUT ACLR A0* in Stratixiii if it needs to be set. It's a new parameter in Stratixiii.

**OUTPUT\_ROUND\_PIPELINE\_REGISTER:** Clock source for the second register on the output\_round input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii. The value should follow *multiplier\_register0* or set as "UNREGISTERED".

**OUTPUT\_ROUND\_PIPELINE\_ACLR:** Asynchronous clear source for the second register on the output\_round input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. Legal value should be the same as MULTIPLIER\_ ACLR0 in Stratixiii if it needs to be set. It's a new parameter in Stratixiii.

**OUTPUT\_SATURATION**: For Stratixiii, enable saturation handling at the final output stage. It's different from Stratix II settings. In some cases, it can be derived from Stratix II rounding settings if original design is Stratix II. Legal values are "NO", "YES", and "VARIABLE". "NO" and "YES" set the saturation handling feature to permanently on or off, and "VARIABLE" allow the saturation handling feature to be controlled dynamically input. It's a new parameter in Stratixiii.

**OUTPUT\_SATURATE\_TYPE:** Control SYMMETRIC/ASYMMETRIC saturation mode. Legal values are "SYMMETRIC" and "ASYMMETRIC". "SYMMETRIC" means the max negative number has the same absolute value as the max positive number. "ASYMMETRIC" means the max negative number is bigger the max positive number. Default value is "SYMMETRIC" which is compatible with StratixII. It's a new parameter in Stratixiii.

**WIDTH\_SATURATE\_SIGN:** Control saturation position. Default value is 1 to be compatible with Q1.15 mode in Stratix II. It's a new parameter in Stratixiii. The value counts bits from the MSB to

all the sign bits including the sign bit of valid result. The valid value should be calculated according to mode, WIDTH\_A, WIDTH\_B and WIDTH\_RESULT. The value should be unsigned integer. If you can not find a positive number for it, that means no saturation allowed in your input/output width and mode setting. Loopback mode won't support saturation.

| width_saturate_sign                                         | min               | max                   | condition | saturate_width of MAC_OUT | Definination                           |
|-------------------------------------------------------------|-------------------|-----------------------|-----------|---------------------------|----------------------------------------|
| accumulator=YES    chaiout_adder =YES                       | 4                 | WD 00                 | 45 MD 00  | 44 WD - CW                | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |
| with_sign_extend<br>multiplier = 1                          | 1                 | WR -28                | 45>WR>28  | 44 - WR + SW              | WA = width_a                           |
| (NO_ACC,<br>NO_CHAINOUT)                                    | Max of (WRS+2, 1) | Min of<br>(8+WRS, WR) |           | SW + WRS + 8              | WB = width_b                           |
| multiplier = 2<br>(NO_ACC,<br>NO_CHAINOUT<br>NO_LOOPBACK) * | Max of (WRS+1, 1) | Min of<br>(7+WRS, WR) |           | SW + WRS + 8 +            | WR = width_result                      |
| multiplier = 2<br>(NO_ACC,<br>NO_CHAINOUT<br>NO_LOOPBACK)   | Max of (WRS+2, 1) | Min of<br>(8+WRS, WR) |           | SW + WRS + 8              | WRS = WR - WA<br>- WB                  |
| multiplier > 2<br>(NO_ACC,<br>NO_CHAINOUT)                  | Max of (WRS, 1)   | Min of<br>(8+WRS, WR) |           | SW + WRS + 6              | SW = width_saturate_s ign              |
| LOOPBACK                                                    | NA                | NA                    | ·         | NA                        | NA                                     |

| example: WA + WB = 24, one mult, WR = 23: Min RW = 1, Max RW = 7                                           |
|------------------------------------------------------------------------------------------------------------|
| example: WA + WB = 24, one mult, WR = 24: Min RW = 2, Max RW = 8                                           |
| example: WA + WB = 21, two mult, WR = 21: Min RW = 2, Max RW = 8                                           |
| example: WA + WB = 21, two mult, WR = 18: Min RW = 1, Max RW = 5                                           |
| example: *WA + WB = 21, two mult, WR = 22: Min RW = 2, Max RW = 8                                          |
| example: WA + WB = 24, accumulator, WR = 29: Max SW = 1, Min SW = 1                                        |
| example: WA + WB = 24, accumulator, WR = 35: Max SW = 7, Min SW = 1                                        |
| example: *WA + WB = 21, four mult, WR = 21: Min RW = 1, Max RW = 8                                         |
| * this case sign extended one bit of dataa or dataab : WR >WA + WB and WA+WB <36                           |
| ** be a second to a substitute of added if a time the investment of the second width a social by the O. it |

<sup>\*\*</sup> In accumulator or chainout\_adder, if saturation is used or width\_result>width\_a+width\_b+8, it always use sign extend.

# Symmetric saturation has more limitation listed in the following table: When chainout\_adder=NO:

| Operation mode  |                        |         | Valid case | Additional Width_limitation                       |
|-----------------|------------------------|---------|------------|---------------------------------------------------|
| output_only     | output_rounding<br>ON  | non_sym | Yes        | no                                                |
| one_level_adder |                        | sym     | Yes        | no                                                |
| two_level_adder | output_rounding<br>OFF | non_sym | Yes        | no                                                |
|                 |                        | sym     | Yes        | WA + WB=36 or<br>15 <wa +="" wb<br="">&lt;30</wa> |
| Accumulator     | output_rounding        | non_sym | Yes        | no                                                |

| OFF             | sym     | Yes | no |
|-----------------|---------|-----|----|
| output_rounding | non_sym | NA  | NA |
| ON              | sym     | NA  | NA |

#### When chainout adder=YES:

|                       |                   |                          |         | Valid<br>case | Additional<br>Width_limitation |
|-----------------------|-------------------|--------------------------|---------|---------------|--------------------------------|
| output_rounding       | chainout_rounding | output_saturation        | non_sym | Yes           | no                             |
| OFF                   | ON                | ON                       | sym     | No            | no                             |
|                       |                   | output_saturation<br>OFF | non_sym | Yes           | no                             |
|                       |                   |                          | sym     | Yes           | no                             |
|                       | chainout_rounding | output_saturation<br>ON  | non_sym | Yes           | no                             |
|                       | OFF               |                          | sym     | Yes           | no                             |
|                       |                   | output_saturation<br>OFF | non_sym | Yes           | no                             |
|                       |                   |                          | sym     | Yes           | no                             |
| output_rounding<br>ON | NA                | •                        | •       | •             |                                |

**OUTPUT\_SATURATE\_REGISTER:** Clock source for the first register on the output\_saturate input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii. The value should follow *INPUT\_REGISTER\_A0* or set as "UNREGISTERED".

**OUTPUT\_SATURATE** \_ACLR: Asynchronous clear source for the first register on the output\_saturate input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should follow *INPUT\_ACLR\_A0* in Stratixiii if it needs to be set. It's a new parameter in Stratixiii.

**OUTPUT\_SATURATE\_PIPELINE\_REGISTER:** Clock source for the second register on the output\_saturate input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii. The value should follow *multiplier\_register0* or set as "UNREGISTERED".

**OUTPUT\_SATURATE\_PIPELINE\_ACLR:** Asynchronous clear source for the second register on the output\_saturate input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. Legal value should be the same as MULTIPLIER\_ ACLR0 in Stratixiii if it needs to be set. It's a new parameter in Stratixiii.

**CHAINOUT\_ROUNDING**: For Stratixiii, enable rounding handling at the chainout stage. Legal values are "NO", "YES", and "VARIABLE". "NO" and "YES" set the saturation handling feature to permanently on or off, and "VARIABLE" allow the saturation handling feature to be controlled dynamically input. It's a new parameter in Stratixiii.

**CHAINOUT\_ROUND\_REGISTER:** Clock source for the first register on the chainout\_round input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". . It's a new parameter in Stratixiii. The value should follow *INPUT\_REGISTER\_A0* or set as "UNREGISTERED".

**CHAINOUT\_ROUND \_ACLR:** Asynchronous clear source for the first register on the chainout\_round input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should follow *INPUT ACLR A0* in Stratixiii if it needs to be set. It's a new parameter in Stratixiii.

**CHAINOUT\_ROUND\_PIPELINE\_REGISTER:** Clock source for the second register on the chainout\_round input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". . It's a new parameter in Stratixiii. The value should follow *multiplier\_register0* or set as "UNREGISTERED".

CHAINOUT\_ROUND\_PIPELINE\_ACLR: Asynchronous clear source for the second register on the chainout\_round input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. Legal value should be the same as MULTIPLIER\_ ACLR0 in Stratixiii if it needs to be set. It's a new parameter in Stratixiii.

**CHAINOUT\_ROUND\_OUTPUT\_REGISTER:** Clock source for the third register on the chainout\_round input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". . It's a new parameter in Stratixiii. The value should follow *output\_register* or set as "UNREGISTERED".

**CHAINOUT\_ROUND\_OUTPUT\_ACLR:** Asynchronous clear source for the third register on the chainout\_round input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3. . It's a new parameter in Stratixiii.

**CHAINOUT \_SATURATION**: For Stratixiii, enable saturation handling at the chainout stage. Legal values are "NO", "YES", and "VARIABLE". "NO" and "YES" set the saturation handling feature to permanently on or off, and "VARIABLE" allow the saturation handling feature to be controlled dynamically input. It's a new parameter in Stratixiii.

**CHAINOUT\_SATURATE\_REGISTER:** Clock source for the first register on the chainout\_saturate input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii. The value should follow INPUT\_REGISTER\_A0 or set as "UNREGISTERED".

**CHAINOUT\_SATURATE \_ACLR:** Asynchronous clear source for the first register on the chainout\_saturate input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should follow *INPUT\_ACLR\_A0* in Stratixiii if it needs to be set. It's a new parameter in Stratixiii.

**CHAINOUT\_SATURATE\_PIPELINE\_REGISTER:** Clock source for the second register on the chainout\_saturate input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii. The value should follow *multiplier register0* or set as "UNREGISTERED".

CHAINOUT\_SATURATE\_PIPELINE\_ACLR: Asynchronous clear source for the second register on the chainout\_saturate input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. Legal value should be the same as MULTIPLIER\_ ACLR0 in Stratixiii if it needs to be set. It's a new parameter in Stratixiii.

CHAINOUT\_SATURATE\_OUTPUT\_REGISTER: Clock source for the third register on the chainout\_saturate input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii. The value should follow output register or set as "UNREGISTERED".

**CHAINOUT\_SATURATE\_OUTPUT\_ACLR:** Asynchronous clear source for the third register on the chainout\_saturate input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should be the same as *OUTPUT\_ACLR* if it needs to be set. It's a new parameter in Stratixiii.

**ACCUMULATOR:** Controls accumulator mode of the final adder stage. Legal values are "YES" and "NO". Default value is "NO" for backward compatibility for Stratix II. It's a new parameter in altmult\_accum in Stratixiii.

**CHAINOUT\_ADDER:** Controls chainout mode of the final adder stage. Legal values are "YES" and "NO". Default value is "NO" for backward compatibility for Stratix II. It's a new parameter in Stratixiii.

**ZERO\_CHAINOUT\_OUTPUT\_REGISTER:** Clock source for the first register on the zero\_chainout input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii. The value should follow *chainout\_register* or set as "UNREGISTERED".

**ZERO\_CHAINOUT \_OUTPUT\_ACLR:** Asynchronous clear source for the first register on the zero\_chainout input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should be the same as *OUTPUT ACLR* if it needs to be set. It's a new parameter in Stratixiii.

**ZERO\_LOOPBACK\_REGISTER:** Clock source for the first register on the zero\_loopback input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii. The value should follow *INPUT\_REGISTER\_A0* or set as "UNREGISTERED".

**ZERO\_LOOPBACK** \_ACLR: Asynchronous clear source for the first register on the zero\_loopback input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should follow *INPUT\_ACLR\_A0* in Stratixiii if it needs to be set. It's a new parameter in Stratixiii.

**ZERO\_LOOPBACK\_PIPELINE\_REGISTER:** Clock source for the second register on the zero\_loopback input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii. The value should follow *multiplier\_register0* or set as "UNREGISTERED".

**ZERO\_LOOPBACK\_PIPELINE\_ACLR:** Asynchronous clear source for the second register on the zero\_loopback input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. Legal value should be the same as MULTIPLIER\_ ACLR0 in Stratixiii if it needs to be set. It's a new parameter in Stratixiii.

**ZERO\_LOOPBACK\_OUTPUT\_REGISTER:** Clock source for the third register on the zero\_loopback input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii. The value should follow *chainout\_register* or set as "UNREGISTERED".

**ZERO\_LOOPBACK\_OUTPUT\_ACLR:** Asynchronous clear source for the third register on the zero\_loopback input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should be the same as *OUTPUT ACLR* if it needs to be set. It's a new parameter in Stratixiii.

**ACCUM\_SLOAD\_REGISTER:** Clock source for the first register on the accum\_sload input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in altmult\_add. The value should follow *INPUT\_REGISTER\_A0* or set as "UNREGISTERED".

**ACCUM\_SLOAD \_ACLR:** Asynchronous clear source for the first register on the accum\_sload input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should follow *INPUT\_ACLR\_A0* in Stratixiii if it needs to be set. It's a new parameter in Stratixiii.

**ACCUM\_SLOAD \_PIPELINE\_REGISTER:** Clock source for the second register on the accum\_sload input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in altmult\_add. The value should follow *multiplier\_register0* or set as "UNREGISTERED".

**ACCUM\_SLOAD\_PIPELINE\_ACLR:** Asynchronous clear source for the second register on the accum\_sload input. . Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. Legal value should be the same as MULTIPLIER\_ ACLR0 in Stratixiii if it needs to be set. It's a new parameter in Stratixiii.

**SHIFT\_MODE:** Legal value is "NO", "LEFT", "RIGHT", "ROTATION" and "VARIABLE". If "VARIABLE" is selected, rotate, shift\_right ports are used to selected shift left, shift right or rotation. It's a new parameter in Stratixiii. Default value is "NO".

**ROTATE\_REGISTER:** Clock source for the first register on the rotate input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii. The value should follow *INPUT REGISTER A0* or set as "UNREGISTERED".

**ROTATE** \_ACLR: Asynchronous clear source for the first register on the rotate input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should follow INPUT\_ACLR\_A0 in Stratixiii if it needs to be set. It's a new parameter in Stratixiii.

**ROTATE\_PIPELINE\_REGISTER:** Clock source for the second register on the rotate input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii. The value should follow *multiplier\_register0* or set as "UNREGISTERED".

**ROTATE\_PIPELINE\_ACLR:** Asynchronous clear source for the second register on the rotate input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. Legal value should be the same as MULTIPLIER ACLR0 in Stratixiii if it needs to be set. It's a new parameter in Stratixiii.

**ROTATE\_OUTPUT\_REGISTER:** Clock source for the third register on the rotate input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii. The value should follow *chainout\_register* or set as "UNREGISTERED".

**ROTATE\_OUTPUT\_ACLR:** Asynchronous clear source for the third register on the rotate input. . Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should be the same as OUTPUT\_ACLR if it needs to be set. It's a new parameter in Stratixiii.

SHIFT\_RIGHT\_REGISTER: Clock source for the first register on the shift\_right input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new

parameter in Stratixiii. The value should follow *INPUT\_REGISTER\_A0* or set as "UNREGISTERED".

**SHIFT\_RIGHT\_ACLR:** Asynchronous clear source for the first register on the shift\_right input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should follow *INPUT\_ACLR\_A0* in Stratixiii if it needs to be set. It's a new parameter in Stratixiii.

**SHIFT\_RIGHT\_PIPELINE\_REGISTER:** Clock source for the second register on the shift\_right input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii. The value should follow *multiplier\_register0* or set as "UNREGISTERED".

**SHIFT\_RIGHT\_PIPELINE\_ACLR:** Asynchronous clear source for the second register on the shift\_right input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. Legal value should be the same as MULTIPLIER\_ ACLR0 in Stratixiii if it needs to be set. It's a new parameter in Stratixiii.

**SHIFT\_RIGHT\_OUTPUT\_REGISTER:** Clock source for the third register on the shift\_right input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It's a new parameter in Stratixiii. The value should follow *chainout\_register* or set as "UNREGISTERED".

**SHIFT\_RIGHT\_OUTPUT\_ACLR:** Asynchronous clear source for the third register on the shift\_right input. Legal values are "ACLR0", "ACLR1", "ACLR2", and "ACLR3". Default value is "ACLR3" if the corresponding register is been used. If the corresponding register is not registered, aclr signal should be set to "NONE" and it won't be passed to wysiwyg. The value should be the same as *OUTPUT\_ACLR* if it needs to be set. It's a new parameter in Stratixiii.

**PORT\_OUTPUT\_IS\_OVERFLOW**: Legal values is "PORT\_UNUSED", "PORT\_USED". New in Stratixiii. If the value is "USED", an output pin overflow is added at the interface. It's a new parameter in Stratixiii.

**PORT\_CHAINOUT\_SAT\_IS\_OVERFLOW**: Legal values is "PORT\_UNUSED", "PORT\_USED". New in Stratixiii. If the value is "USED", an output pin chainout\_sat\_overflow is added at the interface. It's a new parameter in Stratixiii.

#### --Stratix II only

**MULTIPLIER01\_SATURATION:** For StratixII, enable saturation handling at the output of the multiplier stage, for multipliers 0 and 1. Saturation at the output of the multiplier can only occur if dataa and datab are both the maximum negative number. In this case, the product is a positive that is too large to be represented in the given number of bits. Turning on saturation handling will give a maximum positive result for this case. For StatixIII, saturation is at the end of the second adder. Legal values are "NO", "YES", and "VARIABLE". "NO" and "YES" set the saturation handling feature to permanently on or off, and "VARIABLE" allow the saturation handling feature to be controlled dynamically input. Default is "NO" for Stratix compatibility. For Stratixiii, the value is "NO".

**MULT01\_SATURATION\_REGISTER:** Clock source for the register on the mult01\_saturation input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". For Stratixiii, the value is "UNREGISTERED".

**MULT01\_SATURATION\_ACLR:** Asynchronous clear source for the register on the mult01\_saturation input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3". For Stratixiii. the value is "NONE".

**MULTIPLIER23\_SATURATION:** For StratixII, enable saturation handling at the output of the multiplier stage, for multipliers 0 and 1. Saturation at the output of the multiplier can only occur if dataa and datab are both the maximum negative number. In this case, the product is a positive that is too large to be represented in the given number of bits. Turning on saturation handling will give a maximum positive result for this case. For StatixIII, saturation is at the end of the second adder. Legal values are "NO", "YES", and "VARIABLE". "NO" and "YES" set the saturation handling feature to permanently on or off, and "VARIABLE" allow the saturation handling feature to be controlled dynamically input. Default is "NO" for Stratix compatibility. For Stratixiii, the value is "NO".

**MULT23\_SATURATION\_REGISTER:** Clock source for the register on the mult23\_saturation input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3"... For Stratixiii, the value is "UNREGISTERED".

**MULT23\_SATURATION\_ACLR:** Asynchronous clear source for the register on the mult23\_saturation input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3". For Stratixiii. the value is "NONE".

**ADDER1\_ROUNDING:** Enable rounding in the adder stage, for the adder used with multiplier 1. Legal values are "NO", "YES", and "VARIABLE". "NO" and "YES" set the rounding feature to permanently on or off, and "VARIABLE" allow the rounding feature to be controlled dynamically using the *addnsub1\_round* input. Default is "NO" for Stratix compatibility. It can also be the rounding of the independent multiplier. For Stratixiii, the value is "NO".

**ADDNSUB1\_ROUND\_REGISTER:** Clock source for the first register on the addnsub1\_round input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". For Stratixiii, the value is "UNREGISTERED".

**ADDNSUB1\_ROUND\_ACLR:** Asynchronous clear source for the first register on the addnsub1\_round input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3". For Stratixiii, the value is "NONE".

**ADDNSUB1\_ROUND\_PIPELINE\_REGISTER:** Clock source for the second register on the addnsub1\_round input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". For Stratixiii, the value is "UNREGISTERED".

**ADDNSUB1\_ROUND\_PIPELINE\_ACLR:** Asynchronous clear source for the second register on the addnsub1\_round input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3. For Stratixiii, the value is "NONE".

**ADDER3\_ROUNDING:** Enable rounding in the adder stage, for the adder used with multiplier 3. Rounding should only be used with input that conforms to signed 1.15 fractional number representation. Legal values are "NO", "YES", and "VARIABLE". "NO" and "YES" set the rounding feature to permanently on or off, and "VARIABLE" allow the rounding feature to be controlled dynamically using the *addnsub3\_round* input. Default is "NO" for Stratix compatibility. For Stratixiii, the value is "NO".

**ADDNSUB3\_ROUND\_REGISTER:** Clock source for the first register on the addnsub3\_round input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It should be the same as DATAA register. For Stratixiii, the value is "UNREGISTERED".

**ADDNSUB3\_ROUND\_ACLR:** Asynchronous clear source for the first register on the addnsub3\_round input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3". For Stratixiii, the value is "NONE".

**ADDNSUB3\_ROUND\_PIPELINE\_REGISTER:** Clock source for the second register on the addnsub3\_round input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". It should be the same as pipeline register. For Stratixiii, the value is "UNREGISTERED".

**ADDNSUB3\_ROUND\_PIPELINE\_ACLR:** Asynchronous clear source for the second register on the addnsub3\_round input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3". For Stratixiii. the value is "NONE".

**ADDNSUB\_MULTIPLIER\_REGISTER1:** Clock source for the first register on the addnsub1 input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". For Stratixiii, the value is "UNREGISTERED".

**ADDNSUB\_MULTIPLIER\_ACLR1:** Asynchronous clear source for the first register on the addnsub1 input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3". For Stratixiii, the value is "NONE".

**ADDNSUB\_MULTIPLIER\_PIPELINE\_REGISTER1:** Clock source for the second register on the addnsub1 input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". For Stratixiii, the value is "UNREGISTERED".

**ADDNSUB\_MULTIPLIER\_PIPELINE\_ACLR1:** Asynchronous clear source for the second register on the addnsub1 input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3". For Stratixiii, the value is "NONE".

**ADDNSUB\_MULTIPLIER\_REGISTER3:** Clock source for the first register on the addnsub3 input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". For Stratixiii, the value is "UNREGISTERED".

**ADDNSUB\_MULTIPLIER\_ACLR3:** Asynchronous clear source for the first register on the addnsub3 input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3". For Stratixiii, the value is "NONE".

**ADDNSUB\_MULTIPLIER\_PIPELINE\_REGISTER3:** Clock source for the second register on the addnsub3 input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". For Stratixiii, the value is "UNREGISTERED".

**ADDNSUB\_MULTIPLIER\_PIPELINE\_ACLR3:** Asynchronous clear source for the second register on the addnsub3 input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3". For Stratixiii, the value is "NONE".

**MULTIPLIER01\_ROUNDING:** Enable rounding at the output of the multiplier stage, for multipliers 0 and 1. Legal values are "NO", "YES", and "VARIABLE". "NO" and "YES" set the rounding feature to permanently on or off, and "VARIABLE" allow the rounding feature to be controlled dynamically using the *mult01\_round* input. Default is "NO" for Stratix compatibility. For Stratixiii, the value is "NO".

**MULT01\_ROUND\_REGISTER:** Clock source for the register on the mult01\_round input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". For Stratixiii, the value is "UNREGISTERED".

**MULT01\_ROUND\_ACLR:** Asynchronous clear source for the register on the mult01\_round input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3". For Stratixiii, the value is "NONE".

**MULTIPLIER23\_ROUNDING:** Enable rounding at the output of the multiplier stage, for multipliers 2 and 3. Rounding should only be used with input that conforms to signed 1.15 fractional number representation. Legal values are "NO", "YES", and "VARIABLE". "NO" and "YES" set the rounding feature to permanently on or off, and "VARIABLE" allow the rounding feature to be controlled dynamically using the *mult23\_round* input. Default is "NO" for Stratix compatibility. For Stratixiii, the value is "NO".

**MULT23\_ROUND\_REGISTER:** Clock source for the register on the mult23\_round input. Legal values are "UNREGISTERED", "CLOCK0", "CLOCK1", "CLOCK2", and "CLOCK3". For Stratixiii, the value is "UNREGISTERED".

**MULT23\_ROUND\_ACLR:** Asynchronous clear source for the register on the mult23\_round input. Legal values are "NONE", "ACLR0", "ACLR1", "ACLR2", and "ACLR3". For Stratixiii, the value is "NONE".

**PORT\_MULTO\_IS\_SATURATED:** Indicates that the *mult0\_is\_saturated* output should be used or unused. Legal values are "UNUSED" (default), and "USED". If the value is "UNUSED", the *mult0\_is\_saturated* output will be stuck at GND. For Stratixiii, the value is "UNUSED".

**PORT\_MULT1\_IS\_SATURATED:** Indicates that the *mult1\_is\_saturated* output should be used or unused. Legal values are "UNUSED" (default), and "USED". If the value is "UNUSED", the *mult1\_is\_saturated* output will be stuck at GND. For Stratixiii, the value is "UNUSED".

**PORT\_MULT2\_IS\_SATURATED:** Indicates that the *mult2\_is\_saturated* output should be used or unused. Legal values are "UNUSED" (default), and "USED". If the value is "UNUSED", the *mult2\_is\_saturated* output will be stuck at GND. For Stratixiii, the value is "UNUSED".

**PORT\_MULT3\_IS\_SATURATED:** Indicates that the *mult3\_is\_saturated* output should be used or unused. Legal values are "UNUSED" (default), and "USED". If the value is "UNUSED", the *mult3\_is\_saturated* output will be stuck at GND. For Stratixiii, the value is "UNUSED".

**PORT\_ADDNSUB1:** Legal values are "PORT\_USED", "PORT\_UNUSED" and "PORT\_CONNECTIVITY" (default). If the value is "PORT\_CONNECTIVITY", then the megafunction checks if the addnsub1 port is not connected, and if true, uses the parameter value to determine the port value. If value is "PORT\_USED" then the port is assumed to be connected; if "PORT\_UNUSED" then the port is ignored and only the parameter value is looked at. For Stratixiii, the value is "PORT\_UNUSED".

**PORT\_ADDNSUB3:** Legal values are "PORT\_USED", "PORT\_UNUSED" and "PORT\_CONNECTIVITY" (default). If the value is "PORT\_CONNECTIVITY", then the megafunction checks if the addnsub3 port is not connected, and if true, uses the parameter value to determine the port value. If value is "PORT\_USED" then the port is assumed to be connected; if "PORT\_UNUSED" then the port is ignored and only the parameter value is looked at. For Stratixiii, the value is "PORT\_UNUSED".

#### 3.1.3 Port definitions

dataa: These are the A inputs to the multipliers.

datab: These are the B inputs to the multipliers.

clock3, clock2, clock1, clock0: These are the four clock inputs.

acir3, acir2, acir1, acir0: These are the four asynchronous clear inputs.

**ena3**, **ena2**, **ena1**, **ena0**: These are the four clock enables. Ena3 corresponds to clock3; ena2 corresponds to clock2, etc.

**signa, signb:** These are for dynamically controlling the representation of the a and b inputs. A high value on signa/b causes the A/B inputs to be interpreted as signed two's complement numbers. A low value on signa/b causes the A/B inputs to be interpreted as unsigned numbers.

**scanina:** The control pin to the A scan chain when INPUT\_SOURCE\_A is "SCANA" or "VARIABLE". NA in stratixiii.

**output\_round:** dynamic control port. It enables output rounding when active, It works when OUTPUR ROUNDING = "VARIABLE".

**output\_saturate:** dynamic control port. It enables output saturation when active, It works when OUTPUT SATURATION = "VARIABLE".

**chainout\_round:** dynamic control port. It enables chainout rounding when active, It works when OUTPUR ROUNDING = "VARIABLE".

**chainout\_saturate:** dynamic control port. It enables chainout saturation when active, It works when OUTPUT SATURATION = "VARIABLE".

**zero\_chainout:** dynamic control port. It sets chainout value to zero when active, It works when CHAINOUT ADDER= "YES".

**zero\_loopback:** dynamic control port. It sets loop back value to when active, It works when INPUT\_SOURCE\_B0 = "LOOPBACK". Customer need to toggle it correctly to make the loop back mode work correctly.

**accum\_sload:** : dynamic control port. It sets accumulator value to zero when active, It works when accumulator is used, user need to toggle it correctly to make the accumulator mode work correctly.

**chainin:** input bus of previous stage adder's result when CHAINOUT\_ADDER= "YES". In stratixiii, the port is hardwired. It can only be connected to output of previous DSP block. It can not be a regular port.

rotate: dynamic control port. It makes rotation when active in shift mode.

shift right: dynamic control port. It makes shift to right when active in shift mode.

**mult01\_round:** Enables multiplier stage rounding for multiplier 0 and 1 when MULTIPLIER01\_ROUNDING = "VARIABLE". Input port reserved for stratixii backward compatible (The related stratixii parameters will be converted to Stratixiii parameters. Just keep the old port name)

**mult23\_round:** Enables multiplier stage rounding for multiplier 2 and 3 when MULTIPLIER23\_ROUNDING = "VARIABLE". Input port reserved for stratixii backward compatible (The related stratixii parameters will be converted to Stratixiii parameters. Just keep the old port name)

**mult01\_saturate:** Enables multiplier stage saturation handling for multiplier 0 and 1 when MULTIPLIER01\_SATURATION = "VARIABLE". Input port reserved for stratixii backward compatible (The related stratixii parameters will be converted to Stratixiii parameters. Just keep the old port name)

**mult23\_saturate:** Enables multiplier stage saturation handling for multiplier 2 and 3 when MULTIPLIER23\_SATURATION = "VARIABLE". Input port reserved for stratixii backward compatible (The related stratixii parameters will be converted to Stratixiii parameters. Just keep the old port name).

**adder1\_round:** Enables adder stage rounding for the adder used with multiplier 1 when ADDER1\_ROUNDING = "VARIABLE". Input port reserved for stratixii backward compatible (The related stratixii parameters will be converted to Stratixiii parameters. Just keep the old port name).

**adder3\_round:** Enables adder stage rounding for the adder used with multiplier 3 when ADDER3\_ROUNDING = "VARIABLE". Input port reserved for stratixii backward compatible (The related stratixii parameters will be converted to Stratixiii parameters. Just keep the old port name).

addnsub1, addnsub3: These are for dynamically controlling whether to do an add or subtract of the corresponding multiplier. A high value on addnsub1/3 causes an addition to be performed of

the second/(fourth and subsequent odd) multipliers. A low value causes a subtraction. NA in Stratixiii.

**scanina:** The optional input to the A scan chain when INPUT\_SOURCE\_A is "SCANA" or "VARIABLE". Not needed in Stratixiii because variable mode is removed.

**scaninb:** The optional input to the B scan chain when INPUT\_SOURCE\_B is "SCANB" or "VARIABLE". NA in Stratixiii.

result: The result of the multiply and addition.

**scanouta:** These are the outputs of the A scan chains. In stratixiii, the port is hardwired. It can only be connected to the data oport of the next multiplier. It can not be a regular port.

overflow: Overflow flag when saturation or accumulator is applied.

In Stratixiii, if the output\_saturation is turned on, it gives out the overflow of output\_saturation. In sum of two mode, if output\_saturation is dynamic mode, overflow will take dual porpose. It will be the MSB of output when output\_saturation is disabled, and it will work as overflow when output\_saturation is enabled.

Chainout\_sat\_overflow: Overflow flag for the chainout saturation. It's new in Stratixiii.

**scanoutb:** These are the outputs of the B scan chains. NA in Stratixiii.

**mult0\_is\_saturated**: Indicates that saturation handling has occured for multiplier 0. Must be explicitly enabled with the parameter PORT\_MULT0\_IS\_SATURATED = "USED". NA in Stratixiii.

**mult1\_is\_saturated**: Indicates that saturation handling has occured for multiplier 1. Must be explicitly enabled with the parameter PORT\_MULT1\_IS\_SATURATED = "USED". NA in Stratixiii.

**mult2\_is\_saturated**: Indicates that saturation handling has occured for multiplier 2. Must be explicitly enabled with the parameter PORT MULT2 IS SATURATED = "USED". NA in Stratixiii.

**mult3\_is\_saturated**: Indicates that saturation handling has occured for multiplier 3. Must be explicitly enabled with the parameter PORT\_MULT3\_IS\_SATURATED = "USED". NA in Stratixiii.

#### 4. User Interface

MegaWizard plug-in updates will be needed to support new Stratix III features and some feature selection is limited conditionally.

Megawizard interface for the altmult\_add and alt\_mult\_accum megawizards will be updated to support new Stratix III features and some feature selection is limited conditionally.

The following megawizards will be updated with the mentioned changes.

#### 4.1 ALTMULT\_ADD interface change when device family is Stratix III

- For Stratix III, "all the multipliers have similar configurations" is forcibly selected.
- 2. Saturation and rounding have more selection choices, and should be done in Rounding and Saturation page. A GUI calculator will help user to decide the position or rounding and saturation.
- 3. Disable selection for shiftout output of input B.
- 4. Adder operation for the first adder can only be "ADD", "SUB".
- 5. Add Shift mode and related parameter selection.

- 6. Input A of the multiplier can only connect to "Multiplier input", "Shiftin input". Input B of the multiplier can only connect to "Multiplier input".
- 7. Add output chainout mode and related parameter selection.
- 8. Add selection of Multiply-Adder with loopback in mode selection.
- 9. Output bit width is limited to 44 when saturation or rounding is selected.
- 10. Add accumulation and related parameter selection.

#### 4.2 ALTMULT\_ACCUM interface change when device family is Stratix III

- 1. Disable "creat a shiftoutb prot" selection.
- 2. If support hardware support round and saturation, the output bit width should be limited to 44
- Saturation and rounding have more selection choices, and should be provided in Rounding and Saturation page. A GUI calculator will help user to decide the position or rounding and saturation.
- 4. Port A input source are limited to "Dataa", "Shiftina". Port B input source are limited to "Datab".
- 5. Accumulate directory can only be "ADD", "SUB".
- 6. Disable all the accum\_sload\_upper\_data relation selection.

#### 4.3 Rounding and saturation backward compatible support for stratixii

#### 4.3.1 Rounding and saturation backward compatible support for altmult add:

To support the backward compatible rounding and saturation function in stratixii design, the ports of rounding and saturation are kept in autmult\_add and altmult\_accumi, parameters are converted to new rounding and saturation parameters. A warning message of these converting will be given to user.

#### 4.3.2 Rounding and saturation backward compatible support for altmult\_accum:

In altmult\_accum, accum\_rounding and accum\_satuation are kept. mult\_round and mult\_saturate will be obseleted because no compatible hardware in Stratix III dsp block.