# Rapport lab 2-3

## TSEA44

Jonathan Karlsson, Niclas Olofsson, Paul Nedstrand jonka<br/>293, nicol, paune Grupp 2

17 januari 2014

| Jonathan,  | Niclas, | Paul |
|------------|---------|------|
| Rapport la | ah 2-3  |      |

## $INNEH \mathring{A}LL$

## $Inneh \aa ll$

| 1            | Labb 2                              | 3  |
|--------------|-------------------------------------|----|
|              | 1.1 Introduktion                    | 3  |
|              | 1.2 Tillståndsgraf och arkitektur   | 3  |
|              | 1.3 Resultat                        | 3  |
|              | 1.4 Sammanfattning                  | 3  |
|              | 1.5 Filer                           | 4  |
| <b>2</b>     | Labb 3                              | 4  |
|              | 2.1 Introduktion                    | 4  |
|              | 2.2 Design                          | 4  |
|              | 2.3 Resultat                        | 4  |
|              | 2.4 Sammanfattning                  | 4  |
| 3            | What to Include in the Lab Report 2 | 4  |
| 4            | What to Include in the Lab Report 3 | 5  |
| Aı           | ppendices                           | 6  |
| $\mathbf{A}$ | jpegtop.sv                          | 6  |
| В            | transpose.sv                        | 16 |
| $\mathbf{C}$ | $\mathbf{Q2.sv}$                    | 17 |
| D            | jpegdma.sv                          | 19 |

#### 1 Labb 2

#### 1.1 Introduktion

Introduction

#### 1.2 Tillståndsgraf och arkitektur

Design, where you explain with text and diagrams how your design works

#### 1.3 Resultat

Results, that you have measured

#### 1.4 Sammanfattning

#### Conclusions

Vi följde labbanvisningen och hade ett blockminne med indatan där vi i labb 2 tog data och adress till inminnet direkt från wishbone bussen. Vi tar emot data så fort vi blir adresserade och inväntar en startsignal, när den kommer startar vi en räknare och sätter igång diverse statusflaggor. Räknaren är för att hålla koll på hur många pixlar vi har läst in till DCT 'n. Figur 1 visar vad som händer



Figur 1: Arkitektur för vår design

hej



Figur 2: Tillståndsgraf för vår design

#### 1.5 Filer

#### 2 Labb 3

#### 2.1 Introduktion

Introduction

#### 2.2 Design

Design, where you explain with text and diagrams how your design works

#### 2.3 Resultat

Results, that you have measured

#### 2.4 Sammanfattning

## 3 What to Include in the Lab Report 2

The lab report should contain all source code that you have written. (The source code should of course be commented.) We would also like you to include a block diagram of your hardware. If you have written any FSM you should include a state diagram graph of the FSM. We would also like you to discuss the following questions in detail somewhere in your lab report.

- How does your 2D DCT hardware work?
- How did you verify that your 2D DCT hardware works correctly?

- What is the performance with and without the 2D DCT hardware? This
  should include measurements of both the 2D DCT kernel and the entire
  application.
- A timestamp diagram.
- How much of the FPGA is used by the 2D DCT hardware?
- How much is the 2D DCT hardware used while encoding an image in jpegtest?
- Isthesize of the 2DDCT hardware justified by the performance improvements?
- What would be required in order to implement more functionality like zigzag addressing in the 2D DCT hardware module? Would it be difficult to modify jpegfiles to take advantage of such optimizations? And of course, the normal parts of a lab report such as a table of contents, an introduction, a conclusion, etc. The source code that you have written should be included in appendices and referred to from the main document.

### 4 What to Include in the Lab Report 3

The lab report should contain all source code that you have written. (The source code should of course be commented.) We would also like you to include a block diagram of your hardware. If you have written any FSM you should include a state diagram graph of the FSM. We would also like you to discuss the following questions in detail somewhere in your lab report1:

- How does your hardware work?
- How did you verify that your hardware worked?
- How did you modify the software?
- A timing diagram.
- What is the utilization of your accelerator?
- What is the performance of jpegtest with DMA enabled?
- How long does it take (on average) to read a macroblock into the DCT acceler- ator via DMA?
- How much is the wishbone bus used by the DMA unit and how much is the bus used by the CPU? And of course, the normal parts of a lab report such as a table of contents, an intro-duction, a conclusion, etc. The source code that you have written should be included in appendices and referred to from the main document.

Tabell 1: Shows how the different stakeholders are affected by each change.

```
change1 description description
change2 description description
change3 description description
```

Tabell 2: Describes the changes and why they effect the stakeholders.

## **Appendices**

## A jpegtop.sv

Listing 1: Kod för labb 2

```
DAFK JPEG Accelerator top
 This file is part of the DAFK Lab Course
 http://www.\ da.\ isy.\ liu.se/courses/tsea02
 Description
 DAFK JPEG Top Level System Verilog Version
 To Do:
 - make it smaller and faster
 Author:
    - Olle Seger, olles@isy.liu.se
    - Andreas Ehliar, ehliar@isy.liu.se
Copyright (C) 2005-2007 Authors
This source file may be used and distributed without
restriction provided that this copyright statement is not
removed from the file and that any derivative work contains
the original copyright notice and the associated disclaimer.
This source file is free software; you can redistribute it
and/or modify it under the terms of the GNU Lesser General
Public License as published by the Free Software Foundation;
either version 2.1 of the License, or (at your option) any
```

```
/// later version.
     This source is distributed in the hope that it will be
     useful, but WITHOUT ANY WARRANTY; without even the implied
     warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR
     PURPOSE. See the GNU Lesser General Public License for more
     details.
     You should have received a copy of the GNU Lesser General
   / Public License along with this source; if not, download it
    from\ http://www.opencores.org/lgpl.shtml
'include "include/timescale.v"
'include "include/dafk defines.v"
           enum {TST, CNT, RST} op t;
typedef
typedef struct packed
  {op t op;
   logic rden;
   logic reg1en;
   logic mux1;
   logic dcten;
   logic twr;
   logic trd;
   logic [1:0] mux2;
   logic wren;
   } mmem t;
{\bf module\ jpeg\_top(wishbone.slave\ wb,\ wishbone.master\ wbm);}
logic [31:0]
                     dout res;
logic
                     ce_in , ce_ut;
logic [8:0]
                            rdc;
logic [8:0]
                            wrc;
logic [31:0]
                    dob, dob2, ut_doa;
logic [0:7][11:0]
                    x, ut;
logic [0:7][15:0]
                    y;
logic [31:0]
                    reg1;
logic [31:0]
                    q, dia;
logic [31:0]
                     doa;
logic
                     csren;
logic [31:0]
                            csr;
mmem t
           mmem;
```

```
logic
                     dmaen, ctrl control;
logic [15:0] rec_o2;
logic [15:0] rec_o1;
reg
                     dct_busy;
logic
                     dma_start_dct;
logic [7:0] reciprocal counter;
              dff1;
logic
              dff2;
logic
              dff1rst;
logic
logic
              dff2rst;
\mathbf{reg}
            ack;
// ***********************
              Wishbone\ interface
// ***********************
assign ce_in = wb.stb && (wb.adr[12:11]==2'b00); // Input mem
assign ce_ut = wb.stb \&\& (wb.adr[12:11] == 2'b01); // Output mem
assign csren = wb.stb && (wb.adr[12:11]==2'b10); // Control reg
assign dmaen = wb.stb && (wb.adr[12:11]==2'b11); // DMA control
//set ack
always @(posedge wb.clk)
begin
    if (wb.rst)
        ack <= 1'b0;
    else if (~dff1rst && dff2rst)
        ack <= 1'b0;
    else if (wb.stb)
        ack <= 1'b1;
    else
        ack <= 1'b0;
end
always @(posedge wb.clk)
begin
    if (wb.rst)
        dff1 <= 1'b0;
    else
        dff1 \ll wb.we;
    dff2 \ll dff1;
\mathbf{end}
always @(posedge wb.clk)
begin
    dff1rst \le wb.rst;
    dff2rst \le dff1rst;
end
assign wb.ack = ack;
```

if (wb.rst) begin

assign int\_o = 1'b0; // Interrupt, not used in this lab

```
assign wb.err = 1'b0; // Error, not used in this lab
    assign wb.rty = 1'b0; // Retry, not used in this course
    // Signals to the blockrams...
    logic [31:0] dma_bram_data;
                  dma_bram_addr;
    logic [8:0]
                  dma bram we;
    logic
    logic [31:0] bram data;
                  bram addr;
    logic [8:0]
    logic
                  bram we;
                  bram ce;
    logic
    logic [31:0] wb dma dat;
    logic [8:0] clock_counter;
    reg [31:0] dflipflop;
    reg read enable;
    reg [7:0] DC2_ctrl_counter;
    reg clk_div2;
    reg clk_div4;
    reg [1:0] divcounter;
    reg mux2 enable;
    reg [1:0] mux2 counter;
    reg [31:0] mux2 out;
    reg [31:0] mux2 flipflop;
    reg wren flipflop;
    const reg [63:0][15:0] reciprocals = {}^{1}\{16, d2048, d2048\}
                                                           16'd2731,
                                                                        16'd2341,
                                                                                     16'd2341,
           16'd1365, 16'd669,
                                    16'd455.
16'd1820,
                                               16'd1928,
        16'd2979,
                     16'd2731,
                                  16'd2521,
                                                            16'd1489,
                                                                         16'd936,
                                                                                     16'd512,
16 'd356,
        16'd3277,
                     16'd2341,
                                  16'd2048,
                                                                         16'd596,
                                               16'd1489,
                                                            16'd886,
                                                                                     16'd420,
16'd345,
        16'd2048,
                     16'd1725,
                                  16'd1365,
                                               16'd1130,
                                                            16'd585,
                                                                         16'd512,
                                                                                     16'd377,
16'd334,
        16'd1365,
                     16'd1260,
                                  16'd819,
                                               16'd643,
                                                            16'd482,
                                                                         16'd405,
                                                                                     16'd318,
16'd293,
        16'd819,
                     16'd565,
                                               16'd377,
                                                                         16'd315,
                                  16'd575,
                                                            16'd301,
                                                                                     16'd271,
16'd328,
        16'd643,
                     16'd546,
                                  16'd475,
                                               16'd410,
                                                            16'd318,
                                                                         16'd290,
                                                                                     16'd273,
16'd318,
        16'd537,
                     16'd596,
                                  16'd585,
                                               16'd529,
                                                                         16'd356,
                                                            16'd426,
                                                                                     16'd324,
16'd331};
    always @(posedge wb.clk) begin
```

```
read enable <= 1'b0;
     rdc \le 9'b0;
     dflipflop \ll 32'b0;
  end else if (csr == 32'h1 || dma_start_dct) begin
     read enable <= 1'b1;
  // if write is finished and we are reading from the memory
  end else if (read enable) begin
    // count up address memory on every second clock cycle
    if (clk div2) begin
      rdc \ll rdc + 4;
      dflipflop <= dob;
      if (rdc = 9'h40) begin
        rdc \le 9'd0;
        read enable <= 1'b0;
      end
    end
  end
end
//mux till inmem
always\_comb \ \ \mathbf{begin}
   if (dma_bram_we) begin
     bram we <= dma bram we;
     //bram ce \ll 1'b1;
     bram data <= dma bram data;
     bram\_addr <= dma\_bram\_addr;
  end else begin
     bram we \leq wb.we && ce in;
     //bram ce \ll 1'b1;
     bram data <= wb.dat o;
     bram addr \leq wb. adr [8:0];
  end
end
//Mux till dct
always_comb begin
  if (mmem.mux1)
    x = ut;
  else begin
    x = \{\{4\{dflipflop[31]\}\}, dflipflop[31:24],
          \{4\{dflipflop[23]\}\}, dflipflop[23:16],
          {4{dflipflop[15]}}, dflipflop[15:8],
          \{4\{dflipflop[7]\}\}, dflipflop[7:0],
          \{4\{dob[31]\}\}, dob[31:24],
          {4\{dob[23]\}}, dob[23:16],
          {4\{dob[15]\}}, dob[15:8],
          \{4\{dob[7]\}\}, dob[7:0]\};
  end
\mathbf{end}
```

```
// div 2clk
always @(posedge wb.clk) begin
  if (wb.rst)
    clk_div2 \ll 1'b0;
  else
    clk div2 <= divcounter[0];
end
 //div4clk
always @(posedge wb.clk) begin
  if (wb.rst)
      clk_div4 \ll 1'b0;
  else
    clk_div4 <= ~divcounter[1] && divcounter[0];
end
always @(posedge wb.clk) begin
    if (clock_counter == 2'h3)
        clock counter <= 2'h0;
    else
        clock_counter <= clock_counter + 1;</pre>
end
jpeg_dma dma
  .clk i(wb.clk), .rst i(wb.rst),
  .wb adr i (wb.adr),
  .wb_dat_i (wb.dat_o),
  .wb we i (wb.we),
  .dmaen i (dmaen),
  .wb dat o (wb dma dat),
  .wbm(wbm),
  .\,dma\_bram\_data
                              (dma_bram_data[31:0]),
  .\,dma\_bram\_addr
                              (dma_bram_addr[8:0]),
  .dma bram we
                              (dma bram we),
  .start_dct (dma_start_dct),
  .dct_busy (dct_busy)
  );
//INMEM!!!!!!!
RAMB16\_S36\_S36 \# (.SIM\_COLLISION\_CHECK("NONE")) inmem
 (// WB read & write
  .CLKA(wb.clk), .SSRA(wb.rst),
  . ADDRA(\,bram\_addr\,)\;,
  .DIA(bram data), .DIPA(4'h0),
  .ENA(1'b1), .WEA(bram we),
```

```
.DOA(doa), .DOPA(),
  // DCT read
  .CLKB(wb.clk), .SSRB(wb.rst),
  ADDRB(rdc),
  .DIB(32'h0), .DIPB(4'h0),
  .ENB(1'b1),.WEB(1'b0),
  .DOB(dob2), .DOPB());
assign dob = dob2;
//UTMEM!!!!!!
RAMB16 S36 S36 \# (.SIM COLLISION CHECK("NONE")) utmem
(// DCT write
  .CLKA(wb.clk), .SSRA(wb.rst),
  .ADDRA(wrc),
  .DIA(q), .DIPA(4'h0), .ENA(1'b1),
  .WEA(wren_flipflop), .DOA(ut_doa), .DOPA(),
  // WB read & write
  .CLKB(wb.clk), .SSRB(wb.rst),
  .ADDRB(wb.adr[10:2]),
  .DIB(wb.dat o), .DIPB(4'h0), .ENB(ce ut),
  .WEB(wb.we), .DOB(dout_res), .DOPB());
reg [31:0] toDatI;
// You must create the wb.dat_i signal somewhere...
assign wb.dat_i = toDatI;
//outmux
always comb begin
  if (dmaen)
    toDatI = wb\_dma dat;
  else if (csren)
    toDatI = csr;
  else if (ce_in)
    toDatI = doa;
  else if (ce_ut)
    toDatI = dout_res;
\mathbf{end}
always @(posedge wb.clk) begin
    if (wb.rst)
        ctrl_control <= 1'b0;
    else if (read_enable)
        \mathtt{ctrl\_control} \, < = \, \mathtt{1'b1};
    else if (DC2_ctrl_counter == 8'd20)
        ctrl control <= 1'b0;
end
// the control logic
always @(posedge wb.clk) begin
```

```
if(wb.rst) begin
   csr <= 32'd0;
  mmem.rden <= 1'b0;
  mmem. reg1en <= 1'b0;
  mmem.mux1 <= 1'b0;
  mmem. dcten \ll 1'b0;
  mmem. twr <= 1'b0;
  mmem. trd \ll 1'b0;
  mmem. wren \leq 1'b0:
   mux2 enable \leq 1'b0;
   DC2 ctrl counter <= 8'b0;
   divcounter \ll 2'h0;
   dct_busy \ll 1'b0;
end else if (dma_start dct) begin
   dct busy <= 1'b1;
end else if (ctrl control) begin
  divcounter <= divcounter + 1;
   if (clk div4)
      DC2 ctrl counter <= DC2 ctrl counter + 1;
   if (divcounter == 3'h2) begin
      // Enable DCT and get its input from block RAM
      if(DC2\_ctrl\_counter < 8'd18)
        mmem.dcten \ll 1'b1;
      //fulhaxfulhaxheladan!!
      if (mmem. dcten == 1'b1 && DC2_ctrl_counter < 8'd8)
        mmem.twr <= 1'b1;
   // transpose write takes 8 cs
   end else if (DC2\_ctrl\_counter == 8'd10) begin
      // stop write, begin read
      \quad \text{mmem.\,twr} \, <= \, 1\, , \text{b0}\,;
      mmem. trd \ll 1'b1;
      // send transpose memory output to DCT
      mmem.mux1 <= 1'b1;
   // the first row transpose arrives out from DCT
   end else if (DC2 ctrl counter = 8'd11) begin
      // begin writing result
      mux2 enable <= 1'b1;
      mmem.wren <= 1'b1;
   // 8 cc later, all rows are out of transpose memory
   end else if (DC2_ctrl_counter == 8'd19) begin
      // stop reading from transpose
      mmem. trd \ll 1'b0;
      mmem. wren \leq 1'b0;
   end else if (DC2 ctrl counter = 8'd20) begin
```

```
// turn off DCT
        //mmem. dcten <= 1'b0;
        mmem.wren <= 1'b0;
        dct busy <= 1'b0;
        csr <= 32'd128;
     end
  end else if (csren && wb.we) begin
     csr <= wb.dat o;
  end else if (csr = 32'h1) begin
     c\,s\,r \;<=\; 3\,2\,{}^{,}h0\,;
  end else begin
     mmem.rden <= 1'b0;
     mmem.reg1en <= 1'b0;
     mmem.mux1 <= 1'b0;
     mmem. dcten \ll 1'b0;
     mmem.twr <= 1'b0;
     mmem.trd <= 1'b0;
     mmem. wren <= 1'b0;
     mux2 enable \leq 1'b0;
     DC2 ctrl counter <= 8'b0;
     divcounter <= 2'h0;
  end
end
//reciprocal\_counter!!!
always @(posedge wb.clk) begin
  if (wb.rst)
    reciprocal counter <= 8'd63;
  else if(mux2_flipflop)
    reciprocal counter <= reciprocal counter - 8'd2;
  else
    reciprocal_counter <= 8'd63;</pre>
end
always @(posedge wb.clk) begin
  mux2 flipflop <= mux2 enable;
  wren flipflop <= mmem.wren;</pre>
end
//mux2
always comb begin
  case (mux2 counter) //mmem.mux2
     2'h1:
               mux2 out = y[2:3];
     2'h2:
               mux2 out = y[4:5];
     2'h3:
               mux2 out = y [6:7];
     default: mux2 out = y[0:1];
```

#### endcase end

```
//count mux2 counter and output memory.
always @(posedge wb.clk) begin
  if(wb.rst) begin
     mux2 counter \leq 2'd0;
     wrc <= 1'b0;
  end else if (mux2\_flipflop) begin
     mux2\_counter <= mux2\_counter + 1;
     \operatorname{wrc} \iff \operatorname{wrc} + 1;
  end else begin
     mux2\_counter <= 2'd0;
     \operatorname{wrc} \iff 1'b0;
  end
end
//mux2 styrsignal
/*always comb begin
    case(mux2\_counter)
    2'd1: mmem. mux2 = 2'd1;
    2 'd2:
           mmem. mux2 = 2'd2;
    2 'd3:
             mmem. mux2 = 2'd3;
    default: mmem.mux2 = 2'd0;
 endcase
end*/
//set\ reciprocals
always comb begin
    rec o1 = reciprocals [reciprocal counter];
    rec_o2 = reciprocals [reciprocal_counter - 8'd1];
end
// 8 point DCT
// control: dcten
dct dct0
 (.y(y), .x(x),
  .clk i (wb.clk), .en (mmem.dcten)
);
q2 Q2 (
  .x_i(mux2_out), .x_o(q),
  .rec_i1(rec_o1),
  . rec_i2 (rec_o2)
);
// transpose memory
// control: trd, twr
```

```
transpose tmem
  (.clk(wb.clk), .rst(wb.rst),
        .t_wr(mmem.twr) , .t_rd(mmem.trd),
        .data_in({y[7][11:0],y[6][11:0],y[5][11:0],y[4][11:0],y[3][11:0],y[2][11:0],y[1][11:0],
        .data_out(ut));

endmodule

// Local Variables:
// verilog-library-directories:("." ".." "../or1200" "../jpeg" "../pkmc" "../dvga" "../uart"
// End:
```

### B transpose.sv

```
Listing 2: Kod för transponeringen
```

```
'include "include/timescale.v"
module transpose (
     input clk, rst,
     input t rd,
     \mathbf{input} \ t\_wr\,,
     input [7:0][11:0] data_in,
     output [7:0][11:0] data_out
);
     reg [7:0][7:0][11:0] memory;
     reg [7:0][11:0] out_reg;
     reg [7:0] col_count;
     reg [7:0] row_count;
     reg [3:0] clk_counter;
     always @(posedge clk) begin
           if (rst) begin
                 clk_counter <= 0;
           \mathbf{end} \ \mathbf{els} \mathbf{\overset{-}{e}} \ \mathbf{if} (\ \mathbf{\overset{-}{t}} \mathbf{\underline{r}} \mathbf{d} \ \&\&\ \mathbf{\overset{-}{r}} \mathbf{t} \mathbf{\underline{w}} \mathbf{r}) \ \mathbf{begin}
                 clk\_counter <= 0;
           end else begin
                 clk_counter <= clk_counter + 1;
                 if (clk\_counter == 3'h3)
                       clk counter <= 3'h0;
           end
     end
     always @(posedge clk) begin
           if (rst) begin
                 row_count[7:0] <= 8'd0;
```

```
end else if (t_wr && clk_counter == 3'h1) begin
                                            memory[row_count] <= data_in;
                                             row\_count <= row\_count + 1;
                                             end else if (row_count == 8'd8) begin
                                                            row\_count <= 8'd0;
                             end
               end
               always @(posedge clk) begin
                              if (rst) begin
                                             col count[7:0] <= 8'd8;
                             end else if (t rd && clk counter = 3'h1) begin
                             //(\{y\,[\,7\,][\,1\,1\,:\,0\,]\,,\,y\,[\,6\,][\,1\,1\,:\,0\,]\,,\,y\,[\,5\,][\,1\,1\,:\,0\,]\,,\,y\,[\,4\,][\,1\,1\,:\,0\,]\,,\,y\,[\,3\,][\,1\,1\,:\,0\,]\,,\,y\,[\,2\,][\,1\,1\,:\,0\,]\,,\,y\,[\,1\,][\,1\,1\,:\,0\,]\,,\,y\,[\,0\,]
                                     // \quad out\_reg <= memory[7:0][col\_count][11:0];
                                             col_count <= col_count - 1;
                                             if (col\_count == 8'd0)
                                                            col count <= 8'd8;
                             end
              end
              always\_comb \ \ \mathbf{begin}
                             \operatorname{out}_{\operatorname{reg}}[7] = \operatorname{memory}[0][7 - \operatorname{col}_{\operatorname{count}}];
                             \operatorname{out}_{\operatorname{reg}}[6] = \operatorname{memory}[1][7 - \operatorname{col}_{\operatorname{count}}];
                             out reg[5] = memory[2][7 - col\_count];
                             \operatorname{out}_{\operatorname{reg}}[4] = \operatorname{memory}[3][7 - \operatorname{col}_{\operatorname{count}}];
                             \operatorname{out}_{\operatorname{reg}}[3] = \operatorname{memory}[4][7 - \operatorname{col}_{\operatorname{count}}];
                             \operatorname{out}_{\operatorname{reg}}[2] = \operatorname{memory}[5][7 - \operatorname{col}_{\operatorname{count}}];
                             \operatorname{out}_{\operatorname{reg}}[1] = \operatorname{memory}[6][7 - \operatorname{col}_{\operatorname{count}}];
                             out reg[0] = memory[7][7 - col count];
               end
               assign data_out = out_reg;
endmodule
// Local Variables:
// verilog-library-directories:("." ".." "../or1200" "../jpeg" "../pkmc" "../dvga" "../uart" "../vart" "../vart"
// End:
\mathbf{C}
                 Q2.sv
```

```
17
```

Listing 3: Kod för kvantiseringen

**input** [31:0] x i,

'include "include/timescale.v"

module q2 (output [31:0] x o,

```
input [15:0] rec i1,
                                        input [15:0] rec_i2);
           logic signed [15:0] a_signed;
           logic signed [15:0] b_signed;
           logic signed [15:0] rec_i1_signed;
           logic signed [15:0] rec_i2_signed;
           logic signed [31:0] r1;
           logic signed [31:0] r2;
           logic rnd1, bits1, pos1;
           logic rnd2, bits2, pos2;
           always_comb begin
                       a_{signed} = x_{i}[31:16];
                       rec i1 signed = rec i1;
                       r1 = a_signed * rec_i1_signed;
                       rnd1 = r1[16]; // (r1 \& 0x10000) != 0 ;
                       bits1 = r1[15:0] != 16'h0; // (r1 \& 0xffff) != 0;
                       pos1 = r1[31]; //(r1 \& 0x80000000) == 0;
                       r1[14:0] = r1[31:17];
                       r1[31:15] = \{17\{r1[31]\}\};
                       if (rnd1 && (pos1 || bits1))
                                  r1 = r1 + 1;
           \mathbf{end}
           always comb begin
                       b signed = x i[15:0];
                       rec i2 signed = rec i2;
                       r2 = b_signed * rec_i2_signed;
                       rnd2 = r2[16]; // (r2 \& 0x10000) != 0 ;
                       bits2 = r^2[15:0] != 16'h0; // (r2 & 0xffff) != 0;
                       pos2 = r2[31]; //(r2 \& 0x80000000) == 0;
                       r2[14:0] = r2[31:17];
                       r2[31:15] = \{17\{r2[31]\}\};
                       if (rnd2 && (pos2 || bits2))
                                  r2 = r2 + 1;
           end
           assign x_o[31:16] = r1[15:0];
           assign x_o[15:0] = r2[15:0];
endmodule //
// Local Variables:
//\ verilog-library-directories: (".""..""../or1200"""../jpeg"""../pkmc"""../dvga"""../uart"".../vart"".../vart"".../vart"".../vart"".../vart"".../vart"".../vart"".../vart"".../vart"".../vart"".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../va
```

// *End*:

wire

## D jpegdma.sv

```
Listing 4: Kod för labb 3
'include "include/timescale.v"
module jpeg_dma(
    input clk_i,
    input rst i,
    input wire [31:0] wb_adr_i, // Slave interface port, this is not the complete wb bus
    input wire [31:0] wb_dat_i,
    input wire
                       wb we i,
    output reg [31:0] wb_dat_o,
    input wire
                       dmaen i,
    wishbone.master wbm, // Master interface
    output wire [31:0] dma bram data,
                                                   // To the input block ram
    output reg [8:0]
                        dma bram addr,
    output reg
                        dma bram we,
                        start_dct,
                                                   // DCT control signals
    output reg
                        dct_busy);
    input wire
   reg [31:0]
                        dma_srcaddr;
                                                 // Start address of image
                                                 // \ Width \ of \ image \ in \ bytes
   reg [11:0]
                        dma_pitch;
                                                 // Number of macroblocks in a row - 1
   reg [7:0]
                        dma endblock x;
   reg [7:0]
                        dma endblock y;
                                                 // Number of macroblocks in a column - 1
                incaddr;
   reg
                resetaddr;
   reg
   wire
                        startfsm;
   wire
                        startnextblock;
   reg [3:0]
                        next_state;
   reg [3:0]
                        state;
   wire
                        dma is running;
   reg [8:0]
                        next dma bram addr;
   wire [3:0]
                        dma bram addr plus1;
```

endframe;

```
wire
                      endblock;
 logic
                      endblock_reached;
 wire
                      endline;
reg [9:0]
                      ctr;
 reg nextStbCyc;
 reg [1:0]
                 goToRelease;
// reg [31:0] toDatI;
  // You must create the wb.dat_i signal somewhere...
    assign\ wb\ dat\ i = toDatI;
  reg [31:0] jpeg_data;
           wbm.dat o = 32'b0; // We never write from this module
 assign
           dma bram data = jpeg data;
 assign
 assign
           dma bram addr plus1 = dma bram addr + 1;
 addrgen agen (
               .clk i
                                        (clk_i),
                                        (rst_i),
               .rst_i
               // Control signals
               .\ reset add r\_i
                                        (resetaddr),
               .incaddr i
                                        (incaddr),
               .address o
                                        (wbm.adr),
               .endframe o
                                        (endframe),
               .\ endblock\_o
                                        (endblock),
               endline o
                                        (endline),
               // Parameters
               .dma\_srcaddr
                                        (dma_srcaddr),
               .dma pitch
                                        (dma pitch),
               .dma endblock x
                                        (dma endblock x),
                                        (dma endblock y)
               .dma endblock y
               );
 // Memory address registers
 always_ff @(posedge clk_i) begin
    if(rst_i) begin
       dma\_srcaddr <= 0;
       dma_pitch \le 0;
       dma endblock x <= 0;
       dma endblock y \le 0;
    end else if (dmaen i && wb we i) begin
```

```
case(wb adr i[4:2])
            3'b000: dma_srcaddr
                                    = wb_dat_i;
                                   <= wb_dat_i;
            3'b001: dma_pitch
            3'b010: dma\_endblock\_x \le wb\_dat\_i;
            3\,{}^{\backprime}b011\colon \ dma\_endblock\_y <= \ wb\_dat\_i\,;
         endcase // case(wb \ adr \ i/4:2)
      \mathbf{end}
   end
   always ff @(posedge clk i) begin
      if(rst i)
        endblock reached <= 1'b0;
      else
        endblock_reached <= endblock;
   end
   // Decode the control bit that starts the DMA engine
   assign startfsm = dmaen i && wb we i && (wb adr i[4:2] == 3'b100)
          && (wb_dat_i[0] = 1'b1);
   assign startnextblock = dmaen_i && wb_we_i && (wb_adr_i[4:2] == 3'b100)
          && (wb_dat_i[1] = 1'b1);
   reg fetch ready;
   reg been_in_wait_ready;
   wire dct_ready;
   assign dct ready = !dct busy && fetch ready;
always @(posedge clk i) begin
if (incaddr == 1 || been_in_wait_ready)
    been in wait ready = 1'b1;
    been_in_wait_ready = 1'b0;
end
   always comb begin
      wb dat o = 32'h000000000; // Default value
      case (wb_adr_i[4:2])
        3\,{}^{\backprime}b000\colon \ wb\_dat\_o \,=\, dma\_srcaddr\,;
        3'b001: wb_dat_o = dma_pitch;
        3'b010: wb dat o = dma endblock x;
        3'b011: wb dat o = dma endblock y;
        3'b100: wb dat o = {ctr, 12'b0, dmaen i, been in wait ready, state, start dct, dct bu
        3'b101: wb dat o = next dma bram addr;
        3'b110: wb dat o = dma bram data;
```

```
3'b111: wb dat o = jpeg data;
   endcase // case(wb\_adr\_i[4:2])
\mathbf{end}
always_ff @(posedge clk_i) begin
   if(startfsm | startnextblock | rst i)
     ctr <= 10'h0;
   else if (wbm.ack)
     ctr \ll ctr + 1;
end
localparam DMA_IDLE
                                 = 4' d0;
localparam DMA GETBLOCK
                                 = 4' d4;
localparam DMA RELEASEBUS
                                 = 4' d5;
localparam DMA WAITREADY
                                 = 4' d6;
localparam DMA WAITREADY LAST
                               = 4' d7;
assign dma is running = (state != DMA IDLE);
// Combinatorial part of the FSM
always comb begin
   next state = state;
   next dma bram addr = dma bram addr;
   resetaddr = 0;
   incaddr = 0;
   // By default we don't try to access the WB bus
   start dct = 0;
   dma bram we = 1;
   goToRelease = 0;
  wbm.sel = 4'b1111; // We always want to read all bytes
   wbm.we = 0; // We never write to the bus
   nextStbCyc = 1'b0;
   jpeg data = 32'h73;
   fetch_ready = 1'b0;
   if(rst_i) begin
           next\_state = DMA\_IDLE;
     next_dma_bram_addr = 0;
     jpeg data = 32'h0;
     start dct = 0;
     dma bram we = 0;
     goToRelease = 0;
   end else begin
```

dma\_bram\_we = 0; if(startfsm) begin

next\_state = DMA\_GETBLOCK;

next dma bram addr = 0;

jpeg data = 32'h0;

case (state)

end

DMA\_IDLE: begin

start dct = 0;

```
end
  DMA GETBLOCK: begin
      // Hint: look at endframe, endblock, endline and wbm_ack_i...
      if (endframe && wbm.ack) begin
   start_dct = 1;
               next dma bram addr = -4;
   next_state = DMA_WAITREADY_LAST;
end else if (endblock && wbm.ack) begin
   start_dct = 1;
               next_dma_bram addr = -4;
   next_state = DMA_WAITREADY;
end else if (endline && wbm.ack) begin
         next state = DMA RELEASEBUS;
      end else begin
         next_state = DMA\_GETBLOCK;
      end
      if (wbm.ack) begin
          jpeg\_data = wbm.dat\_i ^32'h80808080;
    nextStbCyc = 1'b0;
          next dma bram addr = next dma bram addr + 4;
    incaddr = 1;
 end else begin
    nextStbCyc = 1'b1;
       \mathbf{end}
   end
  DMA RELEASEBUS: begin
      // Hint: Just wait a clock cycle so that someone else can access the bus if nec
                                   23
```

resetaddr = 1; // Start from the beginning of the frame

```
next state = DMA GETBLOCK;
                          nextStbCyc = 1'b0;
                                   \mathbf{end}
                                  // Hint: Need to tell the status register that we are waiting here...
                                             dma\_bram\_we = 0;
                                              if (!dct busy) begin
                                    fetch ready = 1;
                          end
                          if (startnextblock) begin
                                    {\tt next\_state} \ = {\tt DMA\_GETBLOCK};
                          end else begin
                                    next_state = DMA_WAITREADY;
                          end
                                   end
                                  DMA WAITREADY LAST: begin
                                             dma_bram_we = 0;
                                              // Hint: Need to tell the status register that we are waiting here...
                                              if (!dct busy) begin
                                    fetch ready = 1;
                          end
                          if (startnextblock) begin
                                    next_state = DMA_IDLE;
                          end else begin
                                    next state = DMA WAITREADY LAST;
                          end
                                   end
                             endcase // case(state)
                   \mathbf{end}
         end //
          // The flip flops for the FSM
          always ff @(posedge clk i) begin
                  wbm.stb = nextStbCyc;
                  wbm.cyc = nextStbCyc;
                                            <= next state;
                   dma bram addr <= next dma bram addr;
         end
endmodule // jpeg\_dma
// Local Variables:
//\ verilog-library-directories: (".""..""../or1200"""../jpeg"""../pkmc"""../dvga"""../uart"".../vart"".../vart"".../vart"".../vart"".../vart"".../vart"".../vart"".../vart"".../vart"".../vart"".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../vart".../va
```

// End: