# Digital Systems Design ECSE 323

Lab Report 2 Keyboard Encoder

> Jaeho Lee Andrew Lowther

### 1 Circuit Description

The keyboard encoder circuit takes a 64 bit input, and returns a 7 bit output. The 7 bit output represents the ascii code of the selected key, with each input line representing a single key. The codes are mapped from " " (space character, ascii 32) on the 0th input, to "\_" (underscore, ascii 95) on the 63rd input.

This ordering was chosen as the simplest conversion from key index to an appropriate ascii code.



#### 1.1 Circuit Internal

To actually create the circuit, a simple 64 to 6 bit encoder was used (which was in turn made of four 16 to 4 encoders from lab 1). The output of that circuit then had 32 added to it, to shift the result to an appropriate ascii code.

## 2 Circuit Testing

The keyboard encoder was tested twice. Once using a vhdl testbench that walked through cases, and once using the Altera FPGA board. Both rounds of testing were successful.

### 2.1 VHDL Testbench

The VHDL testbench ran through all 64 of the simple cases.

The multiple key cases were not tested, as those had been covered in tests

for the 64 to 6 encoder circuit used as a component in the keyboard encoder.

### 2.2 Altera FPGA Board

The circuit was also tested on the Altera De1-SOC board. To do so, the output of the encoder was put through an ascii code to 7 segment display decoder. This converted a subset of characters to the necessary codes for displaying characters. Switches on the FPGA board were linked to single key inputs, and a 7 segment display on the board was used to verify that the correct codes were being displayed.