# **CA Final Project Report Group 22**

b08901056 盧弘偉 b08901198 顏柏傑

#### 1. CPU Architecture

先進行instruction fetch及decode, 再根據不同opcode、func3、func7來決定控制訊號、輸出還有rd data, 並依需求決定ALU的模式。

#### 2. Data Path of Instructions

- jal, jalr
   兩者實作方法相似, 先進行instruction decode, 若opcode符合則設rd\_data為PC+4, PC\_nxt則依各自規則賦值 (jal: PC-relative, jalr: Base addressing)。
- auipc
   先進行instruction decode, 若opcode符合則設rd\_data為PC+upper immediate, 運作完成則執行下一個指令(PC\_nxt = PC+4)。

### 3. Multi-cycle Instructions

Multi-cycle instruction的實作是採用類似作業二的FSM概念:讀到mul指令時若ALU沒有在運作(alu\_running = 0), 就將alu\_running\_nxt與mulDiv\_valid設為1;若ALU有在運作(alu\_running = 1),則會讓mulDiv\_valid變回0,再依據mulDiv\_ready分case,若mulDiv\_ready = 0,代表答案還沒算完,此時要讓ALU繼續運作(設alu\_running\_nxt = 1), PC\_nxt = PC;若mulDiv\_ready = 1,可以把對應的output給值,PC\_nxt = PC + 4,並讓alu\_running\_nxt = 0。

#### 4. Simulation Time

- Leaf: a = 3, b = 9, c = 5, d = 17
   Simulation complete via \$finish(1) at time 275 NS + 0
- Perm: n = 8, r = 5
   Simulation complete via \$finish(1) at time 2695 NS + 0
- (Bonus) HW1: n = 11
   Simulation complete via \$finish(1) at time 2195 NS + 0

#### 5. Observation

SIZE\_TEXT、SIZE\_DATA、SIZE\_STACK影響了bonus運作的正確性,執行前兩行指令後就發生instruction fetch出錯的問題,直到上述SIZE都調到41以上才解決。

# 6. Register Tables

|                     | Register Name                          | I    | Туре                                | I | Width               | I               | Bus             | I              | MB          | I | AR          | I              | AS          | I    | SR          | I              | SS          | I    | ST          |                    |
|---------------------|----------------------------------------|------|-------------------------------------|---|---------------------|-----------------|-----------------|----------------|-------------|---|-------------|----------------|-------------|------|-------------|----------------|-------------|------|-------------|--------------------|
| <br> <br> <br> <br> | PC_reg PC_reg alu_running_reg          |      | Flip-flop<br>Flip-flop<br>Flip-flop | İ | 1                   |                 | Y<br>N<br>N     |                | N<br>N<br>N |   | Y<br>N<br>Y |                | N<br>Y<br>N |      | N<br>N<br>N |                | N<br>N<br>N |      | N<br>N<br>N | -<br> <br> -<br> - |
|                     | ====================================== | l    | Туре                                |   | <br>Width           | I               | Bus             | I              | MB          | I | AR          | I              | AS          | I    | SR          | I              | SS          | I    | ST          | =<br> <br>         |
| 1                   | mom roa                                |      | F1 /                                | 7 | 005                 | Т               |                 | 7              | N.I         | 7 | V           | 7              | M           | 7    | M           | 7              | M           | 7    | N           | _                  |
| <br>                | mem_reg<br>mem_reg<br>========         |      | Flip-flop<br>Flip-flop              |   | 995<br>29<br>====== |                 | Υ<br>Υ<br>===== |                | N<br>N      |   | Y<br>N      |                | N<br>Y      |      | N<br>N      |                | N<br>N      |      | N           | <u> </u>           |
| ====                |                                        | <br> | Flip-flop                           | İ |                     | <br> <br> -<br> | Y               | <br> <br> <br> | N           |   | N           | <br> <br> <br> | Y           | <br> | N           | <br> <br> <br> | N           | <br> | N           | <br> -<br> -<br> - |

## 7. Work Distribution

Main architecture: 盧弘偉 Bonus: 盧弘偉, 顏柏傑

修正HW1 instructions: 顏柏傑