# Aula 3 Teoremas Booleanos.

Obs.: Para essa prática você deverá identificar os componentes/pinos utilizados (datasheet).

T1. Analisar os circuitos abaixo, preencher a tabela verdade e verificar através de montagem.



T2. Para os circuitos a seguir, você deverá efetuar as montagens no simuladordigital\_97



T3. Projetar um circuito com duas entradas (habilita e dado) e uma única saída "S" de tal forma que quando habilita = 0, S = 0 e quando habilita = 1, S = dado. Montar o circuito e verificar seu funcionamento;

Conectar a entrada "dado" a um sinal de freqüência conhecida e verificar o comportamento da saída "S" em função da entrada habilita.



T4. Repetir o item anterior utilizando portas NAND.

#### Relatório:

Para a parte T1 apresentar uma foto das montagens, a equação e a tabela verdade de cada caso. Para as partes T2, T3 e T4 apresentar um printscreen do simulador, as equações e tabela verdade de cada exercício.



June 1986 Revised March 2000

## DM74LS32 Quad 2-Input OR Gate

#### **General Description**

This device contains four independent gates each of which performs the logic OR function.

## **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |  |
|--------------|----------------|-----------------------------------------------------------------------------|--|
| DM74LS32M    | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow |  |
| DM74LS32SJ   | M14D           | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |  |
| DM74LS32N    | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |  |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### **Connection Diagram**



#### **Function Table**

Y = A + B

| Inputs |   | Output |
|--------|---|--------|
| Α      | В | Y      |
| L      | L | L      |
| L      | Н | Н      |
| Н      | L | Н      |
| Н      | Н | Н      |

H = HIGH Logic Level L = LOW Logic Level



#### **DM7408**

# **Quad 2-Input AND Gates**

#### **General Description**

This device contains four independent gates each of which performs the logic AND function.

#### **Features**

■ Alternate Military/Aerospace device (5408) is available. Contact a Fairchild Semiconductor Sales Office/Distributor for specifications.

#### **Connection Diagram**



Order Number 5408DMQB, 5408FMQB, DM5408J, DM5408W or DM7408N See Package Number J14A, N14A or W14B

#### **Function Table**

$$Y = AB$$

| Inputs |   | Output |
|--------|---|--------|
| Α      | В | Υ      |
| L      | L | L      |
| L      | Н | L      |
| н      | L | L      |
| Н      | Н | Н      |

H = High Logic Level L = Low Logic Level



August 1986 Revised March 2000

# DM74LS00 Quad 2-Input NAND Gate

#### **General Description**

This device contains four independent gates each of which performs the logic NAND function.

## **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| DM74LS00M    | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow |
| DM74LS00SJ   | M14D           | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| DM74LS00N    | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

## **Connection Diagram**



#### **Function Table**

| $Y = \overline{AB}$ |        |   |  |  |  |
|---------------------|--------|---|--|--|--|
| Inp                 | Output |   |  |  |  |
| Α                   | В      | Y |  |  |  |
| L                   | L      | Н |  |  |  |
| L                   | Н      | Н |  |  |  |
| Н                   | L      | Н |  |  |  |
| Н                   | Н      | L |  |  |  |

H = HIGH Logic Level L = LOW Logic Level