# DESIGN OF A PROCESSOR WITH A REGISTER BANK

Lab Assigment #2



Computer Architecture and Organization 2 Grado Ingeniería de Computadores – 2º curso

Luis M. Ramos Alejandro Valero José Luis Briz Javier Resano luisma@unizar.es alvabre@unizar.es briz@unizar.es briz@unizar.es jresano@unizar.es



Escuela de Ingeniería y Arquitectura Universidad Zaragoza



Departamento de Informática e Ingeniería de Sistemas

**Universidad** Zaragoza

## 1 SUMMARY

In this second session you will learn how to work with a hardware description language and a professional simulation environment based on test benches and schedules. You will design a very simple functional processor with a register bank and an adder. You will program this processor to perform a series of writes and adds. Then you will perform a timing analysis to find out the maximum frequency at which the processor can operate, and you will visualize the execution of the instructions in a timeline.

**Take a seat at the lab** and place your pre-lab work (Sec. 2.1.) on the table, so that the instructor can see it. Before starting to work, log in to Moodle from one of the lab computers and **check in at the attendance control of the session**.

The practice is considered completed when the processor is working properly and you have submitted the vhdl **desing** plus **results of section 3** through Moodle.

## 2 DESIGNING A PROCESSOR WITH A REGISTER BANK

#### 2.1 Pre-Lab: Design on Paper

- a) Download the companion files¹ and study the inputs and outputs of the VHDL modules that you are going to use in the practice. Draw on a paper the following components: a BR32 register bank (BReg\_delays.vhd), a ROM (ROM\_I\_delay.vhd), a counter (counter\_delay.vhd), a 32-bit adder (adder32\_delay.vhd), a multiplexer (mux2\_1\_delay.vhd), three registers A, B and ALUout (REGISTER\_delay.vhd), and a control unit (UC\_Mov\_add.vhd) that generates the two control signals: RegWr, to write to the register bank; MUX\_ctrl, to choose what to write to the register bank, PC\_ce, to make the pc advance, and the register load signals. Please check out the schematic of the data path which appears at ther front cover of this Guide: there are only a few details missing (such as the bits used in some connections).
- b) Interconnect the components, taking into account that:
  - One instruction will be written to each ROM address.
  - The counter will be used to address the ROM.
  - The adder will calculate the sum of the two registers read from **BR32**.
  - The multiplexer will select the appropriate data to write to the **BR32**.
  - The processor must support the following instructions:

```
mov K,rd ; SignExt(K)-> BR(rd);pc++ K is a 16-bit immediate add ra,rb,rd ; BR(ra) + BR(rb)-> BR(rd); pc++ halt ; execution stops
```

- c) Defines the instruction format and instruction coding.
  - Pay attention to where we have encoded K in the data path skeleton we give you in Mov\_add.vhd
  - o The field for the target record must be the same in mov and add.
  - o In principle you can place the operation code wherever you want, but it would be convenient to place it in the heaviest bits of the instruction format.

<sup>&</sup>lt;sup>1</sup> Please find them in Moodle or logging into your hendrix account and copy them from /misc/practicas/aoc2, then run 'unzip AOC2\_p2.zip'.

- d) Draw the automaton of the control unit following a **Moore** scheme. As there are intermediate registers, each instruction will be executed in several cycles. Specify the RTL actions at each state (you do not need to indicate the value of the control signals).
- e) Following the above instructions write an assembly program (*NIA.asm*) that stores in registers r1 r7 the values obtained in<u>webdiis.unizar.es/~luisma/aoc2/nia1.php</u> from your NIA and calculates the sum of all of them in r0.

### 2.2 LABORATORY WORK: DESIGN IN VHDL

- a) Copy the provided vhd files and follow the instructions of the GHDL workflow that you will find in Moodle.
- b) Simulate the testbench *BR\_test.vhd* as long as necessary to be able to see all tests. Open the simulation waveform with GTKWave, and load the schedule configuration *br\_testbench.gtkw* (*File / Read Save File*).
- c) Check that the various read and write operations work correctly. Locate the propagation delays  $d_{RA} \rightarrow b_{usA}$  and  $d_{busA}$  in the chronogram.
- d) Open the Mov\_add.vhd processor with the text editor of your choice. Do not modify the file name, just fill in the header information with your data. The components are already defined and instantiated, but you must connect them.
- e) Describe in VHDL the UC you have designed. Follow the scheme of UC\_mov\_add.vhd. Do not modify the file name, just **fill in the header information with your data.** Assign a descriptive name to each state, specify which signals are activated in each state (Moore type UC), and define the next state based on the current state and the operation code.
- f) Translate your program from section 2.1.d to **hexadecimal** and program the ROM. To do this edit *ROM\_I\_delay.vhd* and replace the 0x00000000 with the necessary instructions.
- g) Simulate with GHDL the test <code>Mov\_Add\_test.vhd</code> the time needed to execute your instructions. Open the simulation with GTKWave and load the schedule configuration <code>mov\_add\_testbench.gtkw</code>. Check the execution of the instructions cycle by cycle. Are the instructions executing as you expected? Are they performing the correct writes to BR? Note that the modules you are using have associated delays, you can see their delays in the code, or in the temporal analysis section.
- h) Finally, submit your circuit through the Moodle resource 'Practical Delivery 2'. You must also submit screenshots of the automaton of the control unit and the execution schedule.

# 3 TEMPORAL ANALYSIS

- a) The VHDL modules have the following delays assigned to them:  $d_{REG} = 5$  ns;  $t_{REG} = 1$  ns;
- b) Identify the critical path of the multicycle processor and its delay (*dmax*). What is its maximum frequency (MHz) of operation (*fmax*)?
- c) Open *Mov\_add\_test.vhd* and set the cycle time to *fmax* by editing the line: constant CLK\_period : time := 100 ns;. Check that everything is still working correctly.
- d) How long does it take the processor to execute your code (tex)?
- e) When you have all the calculations done enter them through the Moodle resource 'Temporal analysis practice 2'.