# ECGR 3131, Fall 2020 Project One – BJT Amplifier Submission Due Friday: November 20, 2020

# 1. Given and Required Specifications

The design of the amplifier shall be performed for the Fairchild Q2N3904 NPN Transistor. Specifications can be obtained from the datasheet for the Fairchild Q2N3904 and are typically given in a variety of ways. Minimum and maximum operating conditions are found in a table at the beginning of the datasheet. Regions of operation and performance characteristics are given in graphs toward the end of a datasheet. Spice models that contain useful parameters are included somewhere in the middle. Other datasheets may have circuit configurations, packing options, or physical drawings. Students will need to acquire  $\beta$  from the Current Gain (hfe) vs. Collector Current in the datasheet. The early voltage can be found in the SPICE parameters under VAF. There may be other relevant information included on the datasheet needed for the project which will be responsibility of the student to determine.

## Specifications for Amplifier:

- $A_V = v_O/v_I \ge 150 \text{ V/V}$
- $R_L = 5 k\Omega$
- $V_{CC} = 18 V$  (rail voltage, single supply)
- Power Consumption =  $V_{CC} * I_{CC} \le 200 \text{ mW}$
- Swing = 12 V pk to pk
- $R_{Input} = any value$
- R<sub>Output</sub> = any value

#### Requirements for Project:

- One Partner Allowed
- Hand Analysis
  - DC Biasing
  - AC vs DC Load Line
  - AC Gain
  - R<sub>Input</sub>
  - lacksquare R<sub>Output</sub>
- PSpice Simulation of Amplifier
  - DC Biasing
  - AC Gain
  - Transient Response
  - R<sub>Input</sub>
  - lacksquare R<sub>Output</sub>
- Build and Test in Lab
  - DC Biasing
  - AC Gain
  - Transient Response
  - R<sub>Input</sub>

- R<sub>Output</sub>
- Must demonstrate to TA or Professor
- Write a Technical Report in the form of IEEE Journal Publication

# 2. Building the circuit on P-Spice

#### 2.1 Getting started

To run Capture:

- Select Start → All Programs → Mosaic XP → Engineering → Electrical → Cadence SPB 16.01 (incl P-Spice) → Design Entry CIS.
- Select "Allegro PCB Design CIS XL", then click "OK"



- File  $\rightarrow$  New  $\rightarrow$  Project.
- Choose "Analog or Mixed A/D"



• Type in the name of the new project and specify the location where it will be saved. Be sure to save it in a subdirectory (for instance,

U:\ECGR3131\Project 1), because PSpice cannot re—open files that have been stored in the root directory and your project will be lost.

• Then you will be prompted to create a PSpice project. Choose "Create a Blank Project" and click 'OK'.



#### 2.2 Drawing the circuit

The first step in drawing the circuit is acquiring the parts libraries. You do this by opening the Place Part browser and then choosing the Add Library option. You can invoke the Place Part browser in one of the following ways.

- Clicking on the Place Part icon ( ) located on the right—hand toolbar.
- Pressing shift + p.
- Choosing *Place > Part* from the Capture CIS menu

To add the libraries click the Add Library button. This action opens a Browse File. This is the default directory for the PSpice libraries. The libraries you will need are analog.olb, source.olb, and bipolar.olb. All the three libraries can be found in the PSpice. To add a library, double click on it. The library will appear in the Libraries window in the Place Part browser. Add all three libraries and then click OK then The X, close button, to close the Place Part browser.



After adding all the necessary libraries you will be able to select and add parts to the schematic.

- a) Reopen the Place Part browser. To place a part, first highlight the library were the part resides, and then select the part in the Parts List and click OK. For instance to add a resistor, highlight ANALOG in the Libraries window then in the Part List window click on R for resistor and click OK. The part attaches itself to the cursor and is ready to be placed. The part can be placed by left clicking on the schematic, try it. To add a second resistor simply moves the cursor to another area of the schematic and left click again. The place part mode can be terminated by right clicking and choosing the End Mode option, then you are free to choose another part to place or move on to a new task. The Esc key can also be used to terminate modes.
- b) Using the same procedures outlined above add the following parts to your schematic:
  - Capacitor C (from ANALOG library).
  - Q2N3904 (from the Bipolar library). Select the transistor, right click and edit its PSpice model.
  - Power sources VAC (or VSIN) and VDC (from source library).
  - Add a Ground by clicking the Place Ground icon on the right hand toolbar or pressing shift + g and choose 0 from source library.
- c) Create a new simulation profile by selecting the menu from **PSpice** tab. Give some name for the simulation profile.
- d) The name and value of circuit elements can be modified by double clicking them. To change the name of R1, double click the name. To change to value of R1, double click on the current value and then input a new value.

#### 2.3 DC Analysis

From the PSpice tab, select edit simulation profile, and set the simulation profile to AC Sweep (if VAC is used) or Transient Sweep (if VSIN is used). Now run the circuit by clicking on the icon. The simulation annotates the bias points on the circuit. Compare the simulated DC currents and voltages to the values obtained using your hand calculation. Make sure that they are within a few percentage of each other. Note that the values may not update if you leave the Allegro Simulator open and proceed to run the simulation again. Make sure to close out the simulator between runs.

Include a schematic annotated with the simulated DC voltages and currents. Also include a table comparing the calculated DC voltage and currents to the

simulated values and the ones obtained during the lab testing of the circuit. Show the percent error. Explain any differences in the values.

## 2.4 AC Analysis

Replace the VSIN with VAC if used and set the AC voltage to 1V. Select AC Sweep from the edit simulation tab, set start and end frequencies to 10 Hz and 10 MHz respectively. The abbreviation MEG is used in PSpice for MHz. Make sure to add enough points per decade for a smooth plot. Delete both the markers. Select dB magnitude of voltage marker from PSpice  $\rightarrow$  markers  $\rightarrow$  advanced analysis. Run the circuit. Find the peak voltage minimum and maximum 3dB frequency points, and the 3dB frequency from the plot. The AC analysis is also the point where the input and output impedance can be obtained. Using Ohm's Law, the input and output impedance can be found using the input and output voltage and current.

Include a plot of Gain vs. Frequency in Magnitude and dB in the report. Label and value the  $F_{-3db}$  low,  $F_{-3db}$  high, max gain, and bandwidth. The values should include both the gain and the frequency. Be sure to include enough points per decade for a smooth plot.

Include a plot of Phase vs. Frequency in the report. Label and value the phase where the dominant two  $f_{-3db}$  points occur. Be sure to include enough points per decade for a smooth plot.

Include a plot of Rin vs. Frequency to the report. Label and value the Rin. Explain why Rin increases as frequency decreases. Be sure to include enough points per decade for a smooth plot.

Include a plot of Rout vs. Frequency to the report. Label and value the Rout. Explain why Rout increases as frequency decreases. Be sure to include enough points per decade for a smooth plot.

Include a table comparing the calculated voltage gain, input impedance, and output impedance to the simulated values and the ones obtained during the lab testing of the circuit. Show the percent error. Explain any differences in the values.

#### 2.5 Transient Analysis

Replace the VAC with VSIN if used. Edit the VSIN source to set the frequency to the peak gain frequency, VAMPL to 1 mV, and VOFF to 0V. From the PSpice tab, select edit simulation profile, set the simulation profile to transient and set the run time to span over two periods of the peak gain frequency. Set your step size small enough to get a smooth sine wave. Place voltage level markers at the input and the output terminals of the circuit. Now run the circuit by clicking on the icon. Calculate the

gain from the simulation. Edit the VSIN source to the appropriate amplitude to check the swing of the amplifier.

Include the plot in the report of the gain at 1 mV. Also include a plot showing the swing of the amplifier.

# 3. IEEE Journal Publication Style

The IEEE Journal Publication style can be found on the IEEE website using the link below. The website includes resources for references, images, titling, and even templates that may be used to create the paper. The paper should include various sections such as:

- Introduction
- DC Analysis
- AC Analysis
- Results
- Areas for Future Research / Improvement
- Conclusion
- References

IEEE Journal Publication Style Website

## 4. Results to Include

The plots and tables previously asked for during the tutorial should be included in the results section. Discussion about what is happening with the plot or table should be included. The following about the frequency response should also be included in the results section for both simulated and measured.

| Range of frequency of operation: | Hz to    | Hz |
|----------------------------------|----------|----|
| 3dB Bandwidth of the circuit:    | $_{}$ Hz |    |
| Peak Gain Frequency:             | $_{}$ Hz |    |

## 5. Conclusion

A discussion of the circuit and how it performed should be included in the conclusion. The following questions should also be addressed:

Why is there a difference between the hand calculated gain, the simulated gain, and the measured gain?

At what value does the swing become unsymmetrical and why is that?

| How did you approach solving this design problem (remember to write in passive voice)? |  |  |
|----------------------------------------------------------------------------------------|--|--|
|                                                                                        |  |  |
|                                                                                        |  |  |
|                                                                                        |  |  |
|                                                                                        |  |  |
|                                                                                        |  |  |
|                                                                                        |  |  |
|                                                                                        |  |  |
|                                                                                        |  |  |
|                                                                                        |  |  |
|                                                                                        |  |  |