## **Metal-Oxide-Semiconductor (MOS) Transistor**

- Large signal characteristics
- Small signal model
- Small channel effects
- Technology progress

#### Recommended books:





# Large signal characteristics

# **Metal-Oxide-Semiconductor (MOS) Capacitor**



#### p – type silicon:

Majority carriers in p-type semiconductor: 
$$p_p \approx N_A$$

Minority carriers in p-type semiconductor: 
$$n_p \approx \frac{n_i^2}{N_A}$$

$$np = n_i^2$$

The MOS structure can be thought of as a parallel-plate capacitor, with the top plate being the positive plate, oxide being the dielectric, and Si substrate being the negative plate.

### **MOSFET Structure**



The gate is formed by polysilicon, and the insulator by silicon dioxide.





#### **Formation of Channel**



First, the holes are repelled by the positive gate voltage, leaving behind negative ions and forming a depletion region. Next, electrons are attracted to the interface, creating a channel ("inversion layer").

# Threshold voltage & body effect



$$\Phi_F = (kT/q) \ln(N_{sub}/n_i)$$
 
$$V_{THO} = \Phi_{MS} + 2\Phi_F + \frac{Q_{dep}}{C_{or}} \leftarrow Q_{dep} = \sqrt{4q\epsilon_{si}|\Phi_F|N_{sub}}$$

As the source potential departs from the bulk potential  $(V_{SB}\neq 0)$ , the threshold voltage changes.

$$V_{TH} = V_{TH0} + \gamma \left( \sqrt{2\Phi_F + V_{SB}} - \sqrt{|2\Phi_F|} \right)$$

# Derivation of I/V Characteristics - saturation region

#### What happens if the drain-source voltage exceeds $V_{GS}$ - $V_{TH}$ ?



As the electrons approach the

pinch-off point (where  $Q_d \to 0$ ), their velocity rises tremendously ( $v = I/Q_d$ ) the electrons simply shoot through the depletion region near the drain junction

## **Channel-Length Modulation**



The original observation that the current is constant in the saturation region is not quite correct. The end point of the channel actually moves toward the source as V<sub>D</sub> increases, increasing I<sub>D</sub>. Therefore, the current in the saturation region is a weak function of the drain voltage.

8

# Small signal model

### **Drain current in saturation**

$$I_{D} = \frac{1}{2} \mu_{n} C_{ox} \frac{W}{L} (V_{GS} - V_{TH})^{2}$$

$$g_{m} = \frac{\partial I_{D}}{\partial V_{GS}} \bigg|_{VDS \text{ const.}}$$
$$= \mu_{n} C_{ox} \frac{W}{L} (V_{GS} - V_{TH})$$

$$g_m = \sqrt{2\mu_n C_{ox} \frac{W}{L} I_D}$$
$$= \frac{2I_D}{V_{GS} - V_{TH}}$$



# **MOS Small-Signal Model (without capacitance)**



## **MOS Intrinsic Capacitances**



For a MOS, there exist oxide capacitance from gate to channel, junction capacitances from source/drain to substrate, and overlap capacitance from gate to source/drain.



### Variation of CGS and CGD versus VGS [1].

Two components of CGS and CGD: channel + overlap



Example - CMOS 130nm tox = 2.7 nm  $\text{Cox=} 12.8 \text{ fF/} \mu\text{m}^2$   $\text{Cov=} 0.35 \text{ fF/} \mu\text{m}$ 

Component gate-channel depends on VGS







$$CGS = f(VGS)$$
  
 $CGD = f(VGS)$ 





# Complete MOS small-signal model [1]



| Technology | Drain<br>current     | <b>W/L</b><br>[μm/μm] | Cgs<br>[F] | C <sub>GD</sub><br>[F] | CsB<br>[F] | <b>С</b> DВ<br>[ғ] | C <sub>GB</sub><br>[F] |
|------------|----------------------|-----------------------|------------|------------------------|------------|--------------------|------------------------|
|            | (VGS=VDS)            | [pitty pitt]          | 171        | r.1                    | Lr.I       | 171                | [r]                    |
| 130 nm     | 100 μΑ               | 100 /0.2              | 55 f       | 44 f                   | 2.1 f      | 103 f              | 32 f                   |
|            | <b>10</b> μ <b>A</b> | -                     | 45 f       | 44 f                   | 0.16 f     | 106 f              | 25 f                   |
| 45 nm      | 100 μΑ               | 100 /0.2              | 77 f       | 15 f                   | 8.9 f      | 0.048 f            | 19 f                   |
| 45 11111   | 10 μΑ                | ,                     | 34 f       | 15 f                   | 2.9 f      | 0.026 f            | 25 f                   |
| 130 nm     | 10 μΑ                | 0.15 /0.13            | 0.181 f    | 0.071 f                | 0.637 f    | 0.540 f            | 0.008 f                |
|            | 1 μΑ                 | (min)                 | 0.103 f    | 0.072 f                | 0.627 f    | 0.565 f            | 0.018 f                |
| 45 nm      | 10 μΑ                | 0.12 /0.04            | 0.042 f    | 0.002 f                | -          | -                  | -                      |
| 43 11111   | 1 μΑ                 | (min)                 | 0.028 f    | 0.019 f                | -          | -                  | - 14                   |

## **MOS** transistor frequency response

Transition frequency fT is definied as the frequency where the magnitude of the short-circuit, commom source current gain falls to unity.



Circuit for calculating fT: a) AC schematic, b) small signal equivalent [Gray, Wiley, 2010].

Small signal input current

$$i_i = s(C_{GS} + C_{GB} + C_{GD})v_{gs}$$

If the current fed forward through CGD is neglected

$$i_o \approx g_m v_{gs}$$

$$\frac{i_o}{i_i} \approx \frac{g_m}{s(C_{GS} + C_{GB} + C_{GD})}$$

$$f_T \approx \frac{g_m}{2\pi (C_{GS} + C_{GB} + C_{GD})} \approx \frac{g_m}{2\pi C_{GS}}$$

## Maximum ft versus channel length L

Sansen, Springer, 2008

$$C_{GS} = \frac{2}{3} WLC_{ox} \quad g_{m} = 2K' \frac{W}{L} (V_{GS} - V_{T}) \quad K' = \frac{\mu C_{ox}}{2n}$$

$$f_{T} = \frac{g_{m}}{2\pi C_{GS}} = \frac{1}{2\pi} \frac{3}{2n} \frac{\mu}{L^{2}} (V_{GS} - V_{T}) \quad \text{or} \quad \approx \frac{V_{sat}}{2\pi L}$$

This frequency is proportional to  $V_{GS}-V_T$  and inversely proportional to  $L^2$ . Decreasing the channel length allows a higher frequency performance. In velocity saturation however, the time that the electrons need to cross the channel length is  $L/v_{sat}$ . The frequency  $f_T$  in velocity saturation is, to put it simply  $v_{sat}/2\pi L$ . This is the highest frequency that can be obtained with a MOS transistor.

- For process with L≈100nm fT of f (GHz)
   100 GHz is available.
- Experimental upper frequencies of VCO and LNA marked as fm is about 1/5 of fT.
- 3. Clock frequency of processors is about 1/100 of fT.



**Processors** 

# Subthreshold operation

# Weak inversion – strong inversion transfer characteristic



Weak Inversion Subthreshold region

$$I_D \approx \frac{W}{L} I_t \exp\left(\frac{V_{GS} - V_{TH}}{nV_T}\right)$$



## Weak inversion in MOS – drain current,

$$I_{D} = \frac{W}{L} I_{t} \exp \left( \frac{V_{GS} - V_{TH}}{nV_{T}} \right) \left[ 1 - \exp \left( -\frac{V_{DS}}{V_{T}} \right) \right] \qquad n = \frac{C_{dep} + C_{ox}}{C_{ox}} \approx 1.5$$

$$C_{t} (=C_{t}) \text{ depletice}$$

 $V_T \approx 26 \text{mV} \text{ at } T = 300 \text{K}$ 

$$n = \frac{C_{dep} + C_{ox}}{C_{ox}} \approx 1.5$$

 $C_{dep}(=C_{is})$  depletion-region cap.



Gray uses V<sub>t</sub> as threshold voltage





Drain current versus drain-source voltage in weak inversion.

$$W=20~\mu\mathrm{m},~L=20~\mu\mathrm{m},~n=1.5,~\mathrm{and}~I_t=0.1~\mu\mathrm{A}.$$
 Gray, Wiley, 2010

Drain current is almost constant when  $V_{DS} > 3 V_{T}$ 

# Selected short channel effects & Technology progress

### NMOS and PMOS device in CMOS process



- It possible to grow an n-well inside a p-substrate to create a technology where both NMOS and PMOS can coexist.
- It is known as CMOS, or "Complementary MOS".

Razavi, McGrawHill, 2016

## **Technology progres – Moore's law**



Gordon Moore co-founder of Intel Corporation, and the author of Moore's law

#### Moore's Law: The number of transistors on microchips doubles every two years Our World

Moore's law describes the empirical regularity that the number of transistors on integrated circuits doubles approximately every two years. This advancement is important for other aspects of technological progress in computing – such as processing speed or the price of computers.





**Moore's law** is the observation that the number of transistors in a dense integrated circuit doubles approximately every two years.

### **Structure of MOS Devices**

Razavi, McGrawHill, 2016



2001 r L= 150 nm

2003 r L= 90 nm

2009 r L= 45 nm

2013 r L = 22 nm

. . . . . . . . . .

2016 r L = 10 nm

2018 L= 7nm

2020 L=5 nm

2022 L=3 nm

Starting from 16 nm node: FINFET





# Technology progres – procesor example



Microprocesor Intel 4004 (1971)
Technology NMOS
~2.000 transistors, 1 MHz



https://en.wikichip.org/wiki/ibm/microarchitectures/power9

GlobalFoundries 14 nm FinFET on SOI Process
17-layer metal stack
8,000,000,000 transistors
15 miles of wire
693.37 mm² die size
25.228 mm x 27.48416 mm

## Leakage current – Threshold voltage

Razavi, McGrawHill, 2016

The key point here is that as  $V_{GS}$  falls below  $V_{TH}$ , the drain current drops at a finite rate. With typical values of  $n \approx 1.5$ , at room temperature  $V_{GS}$  must decrease approximately 80 mV for ID to decrease by one decade.



For example, if a threshold of 0.3V is chosen in a process to allow low-voltage operation, then when  $V_{GS}$  is reduced to zero, the drain current decreases only by a factor of:

$$10^{0.3 \text{ V/80 mV}} = 10^{3.75} \approx 5.62 \times 10^3$$

For example, if the transistors carries about  $1\mu A$  for  $V_{GS}=V_{TH}$  and we have 100 million such devices, then they draw 18 mA when they are nominally off (e.g. problem in memories – significant power dissipation or loss of analog information.

A subthreshold slope of 80 mV/dec imposes a lower bound of 400 mV for VTH if the "off curent" must be roughly five orders of magnitude lower than the "on current".

### **Short-Channel Effects – Threshold Voltage Variation**

Transistors fabricated on the same wafer but with with different lengths yields lower  $V_{TH}$  as L decreases



Variation of threshold with channel length

Charge sharing between source/drain depletion regions and the channel depletion region (problem with high output resistance)

This is because the depletion region associated with source and drain junction protrude into the channel area considerably, thereby reducing the immobile charge that must be imaged by the charge on the gate.

### **Short-Channel Effects – Threshold Voltage Variation**

**Drain-induced barrier lowering** or **DIBL** is a short-channel effect in <u>MOSFETs</u> referring originally to a <u>reduction</u> of threshold voltage of the transistor at higher drain voltages. Drain voltage makes the surface potential more positive by creating two-dimentional field in the depletion region. In essence, the drain introduces the capacitance Cd' (see fig. below) that rises the surface potential in a manner similar to Cd – as the results the the  $V_{TH}$  is reduced.



### **Short-Channel Effects – Threshold Voltage Variation**

Reverse short channel effects – in namometer technologies, the threshold voltage decreases as the channel length increases. Nanometer technologies uses "halo" implant to reduce the penetration of the drain depletion region into the channel area.



MOS structure with halo implant.

Threshold voltage  $V_{TH}$  is a function of Nsub: Nsub  $\uparrow$  then  $V_{TH}$   $\uparrow$ 

$$V_{TH} = \phi_{MS} + 2\phi_F + \frac{Q_{dep}}{C_{ox}}$$

$$\phi_F = (kT/q) \ln(N_{sub}/n_i)$$

$$Q_{dep} = \sqrt{4q\epsilon_{si}|\phi_F|N_{sub}}$$

Due to non-uniform substrate doping the "local" threshold voltage also varies from source to drain. We can take the average along the channel to obtain an overal threshold voltage for a given structure. As the channel length increases, the average substrate doping decreases, and also  $V_{TH}$  is reduced.

### **Short-Channel Effects: Velocity Saturation**

The mobility of carriers also depends on the lateral electric field in the channel



$$I_D = v_{sat} Q_d$$
$$= v_{sat} W C_{ox} (V_{GS} - V_{TH})$$



Interestingly, the current is linearly proportional to the overdrive voltage





Effect of velocity saturation on drain-current characteristics.

A compact and versatile equation developed to represent velocity saturation (in the saturation region) is

$$I_D = WC_{ox}v_{sat} \frac{(V_{GS} - V_{TH})^2}{V_{GS} - V_{TH} + 2\frac{v_{sat}L}{\mu_{eff}}}$$

$$\mu_{eff} = \frac{\mu_0}{1 + \theta(V_{GS} - V_{TH})}$$

# Short-Channel Effects: Mobility Degradation with Vertical Field

At large gate source voltages, the high electric field developed between the gate and the channel confines the charge carriers to a narrower region below the oxide silicon interface, leading the the more oxide scattering and hence lower mobility.

An empirical equation modeling

$$\mu_{eff} = \frac{\mu_0}{1 + \theta(V_{GS} - V_{TH})}$$



 $\theta$  is a fitting parameter roughly equal to  $(10^{-7}/t_{ox}) \text{ V}^{-1}$ 

In addition to lowering the current capability and transconductance of MOSFET, mobility degradation causes the I/V characteristic to deviate from simple square-law behaviour. Specifally, whereas a square-law devices generates only even harmonics in its drain current in response to a sinusoidal gate-source voltage, the above equation predicts odd harmonics as well. In fact writing:

$$I_D = \frac{1}{2} \frac{\mu_0 C_{ox}}{1 + \theta (V_{GS} - V_{TH})} \frac{W}{L} (V_{GS} - V_{TH})^2$$

assuming that  $\theta(V_{GS} - V_{TH}) \ll 1$ , we obtain

$$I_D \approx \frac{1}{2} \mu_0 C_{ox} \frac{W}{L} [1 - \theta (V_{GS} - V_{TH})] (V_{GS} - V_{TH})^2$$

$$\approx \frac{1}{2} \mu_0 C_{ox} \frac{W}{L} [(V_{GS} - V_{TH})^2 - \theta (V_{GS} - V_{TH})^3]$$

# I<sub>ON</sub> improvement by technologies

$$I_{d} = \frac{1}{2} \mu_{n} C_{ox} \frac{W}{L} (V_{gs} - V_{t})^{2} \times \text{n (floor number)}$$

$$\rightarrow \text{Nanosheet (N2)}$$

$$\text{FinFET (16nm) : 2H}_{FIN} + W_{FIN}$$

$$\text{Intel : 22nm}$$

$$\frac{\varepsilon_{ox}}{t_{ox}} = \frac{\varepsilon_{HK}}{t_{HK}} = \frac{\varepsilon_{ox}}{\varepsilon_{OT}} \quad EOT = t_{HK} \frac{\varepsilon_{ox}}{\varepsilon_{HK}} \quad \varepsilon = k\varepsilon_{0}$$

$$t_{ox} > 1\text{nm. Otherwise, I}_{g} \text{ is significant}$$

- 1. Strained Si (90nm)
- 2. High mobility channel (5nm SiGe p-channel)

### **FinFET**

This device exhibits superior performance as channel lengths fall below approximately 20 nm.



the gate length can be readily identified, but how about the gate width?

 $W=W_F+2H_F$ Typically,  $W_F\approx 6$  nm and  $H_F\approx 50$  nm.



FinFET with multiple fins.



the gate and S/D contacts must be placed away from the core of the device

### **Nanowire and nanosheet**

# Migrating to Gate-All-Around (GAA)

- FinFET has poor short-channel control with further  $L_{\rm gate}$  scaling
- Need better short-channel control & more  $W_{\mathrm{eff}}$  per die area
- Stacked GAA nanowires & nanosheets are promising
- Nanowires offer better SCE, nanosheets offer better area scaling



33