### **ISL6236A Project**

Variant Name = <Core Design>

# Friday, February 23, 2018 V1I1

# RELEASED 23-FEB-2018

| Page | Index                       | Page | Index | Page | Index |
|------|-----------------------------|------|-------|------|-------|
| 1    | COVER PAGE                  | 11   |       | 21   |       |
| 2    | BLOCK DIAGRAM               | 12   |       | 22   |       |
| 3    | +1.5V / +1.05V POWER SUPPLY | 13   |       | 23   |       |
| 4    | PADS AND TESTPOINTS         | 14   |       | 24   |       |
| 5    | REVISION HISTORY            | 15   |       | 25   |       |
| 6    |                             | 16   |       | 26   |       |
| 7    |                             | 17   |       | 27   |       |
| 8    |                             | 18   |       | 28   |       |
| 9    |                             | 19   |       | 29   |       |
| 10   |                             | 20   |       | 30   |       |

#### **DESIGN CONSIDERATION**

DESIGN NOTE: Example text for informational design notes.

DESIGN NOTE: Example text for cautionary design notes. DESIGN NOTE: Example text for debug notes.

DESIGN NOTE: Example text for critical design notes.

DESIGN NOTE: Example text for critical layout guidelines.

#### TOP VIEW



BOTTOM VIEW





Friday, February 23, 2018

Learn Schematic and PCB Design - ONLINE

| (c) 2017       | FEDEVEL Academy | http://www.fedevel.com/academy                                             |                         |  |  |
|----------------|-----------------|----------------------------------------------------------------------------|-------------------------|--|--|
| Title:         |                 | Variant:                                                                   |                         |  |  |
| ISL6236        | 6A Project      | <core design<="" td=""><td colspan="3"><core design=""></core></td></core> | <core design=""></core> |  |  |
| Page:          |                 | Checked by:                                                                |                         |  |  |
| 01) COVER PAGE |                 | <checked by=""></checked>                                                  |                         |  |  |
| Size:          | Document:       | Designed by:                                                               | Rev:                    |  |  |
| Custom         | LEOA            | Robert Feranec                                                             | V1I1                    |  |  |

# ISL6236A PROJECT (Block Diagram)





Learn Schematic and PCB Design - ONLINE
(c) 2017 FEDEVEL Academy http://www.fer

| Title: | Variant: |
| ISL6236A Project | <Core Design> |
| Page: | Checked by: |
| O2) BLOCK DIAGRAM | Checked by: |
| Size: | Document: | Designed by: | Rev

Robert Feranec

### **1.5V / 1.05V POWER SUPPLY**



#### **Enable/Disable regulators**



| FEDEVEL |
|---------|
|         |
| Academy |
|         |

Learn Schematic and PCB Design - ONLINE

| (c) 201 | 7 FEDEVEL Academy         | http://www.fedevel.com/academy |    |          |       |      |
|---------|---------------------------|--------------------------------|----|----------|-------|------|
| Title:  |                           |                                | ٦, | /ariant: |       |      |
| ISL623  | 6A Project                |                                | •  | Core De  | sign> |      |
| Page:   |                           |                                | -  | Checked  | by:   |      |
| 03) +1. | 5V / +1.05V POWER SUPPLY  | <checked by=""></checked>      |    |          |       |      |
| Size:   | Document:                 | Designed by:                   |    |          |       | Rev: |
| Custom  | LEOA                      | Robert Feranec                 |    |          |       | V1I1 |
| Date:   | Friday, February 23, 2018 | Sheet:                         | 3  | of       | 5     |      |
|         |                           |                                |    |          |       |      |

# PADS, TESTPOINTS, MECHANICAL

### Soldering pads for input and output wires

+VIN: Main input power (Default from +6V to +24V)



Power supply output 1 (Default +1.5V)



Power supply output 2 (Default +1.05V)



### **Testpoints**



#### POK Testpoints



### **Mounting holes**



#### **Fiducials**



#### **PCB**





Learn Schematic and PCB Design - ONLINE

Date: Wednesday, February 21, 2018 Sheet:

| (c) 2017 FEDEVEL Academy |                          | http://www.fedevel.com/academy |                           |      |
|--------------------------|--------------------------|--------------------------------|---------------------------|------|
| Title:                   |                          |                                | Variant:                  |      |
| ISL6236                  | SA Project               |                                | <core design=""></core>   |      |
| Page:                    |                          |                                | Checked by:               |      |
| 04) PAE                  | S,TESTPOINTS, MECHANICAL |                                | <checked by=""></checked> |      |
| Size:                    | Document:                | Designed by:                   |                           | Rev: |
| Custom                   | LEOA                     | Robert Feranec                 |                           | V1I1 |
|                          |                          |                                |                           |      |

### **REVISION HISTORY**

01-NOV-2017: Put here a brief info about the change

Detailed description of all the changes - Testing Lite



Learn Schematic and PCB Design - ONLINE

| (c) 2017 FEDEVEL Academy |                       | http://www.fedevel.com/academy |      |  |  |
|--------------------------|-----------------------|--------------------------------|------|--|--|
| Title:                   |                       | Variant:                       |      |  |  |
| ISL6236                  | SA Project            | <core design=""></core>        |      |  |  |
| Page:                    |                       | Checked by:                    |      |  |  |
| 05) RE\                  | /ISION HISTORY        | <checked by=""></checked>      |      |  |  |
| Size:                    | Document:             | Designed by:                   | Rev: |  |  |
| Custom                   | LEOA                  | Robert Feranec                 | V1I1 |  |  |
| Date:                    | Wodnoodov Echruony 21 | 2010 Phast 5 of                |      |  |  |