# Indian Institute of Technology Bombay



EE309 - Course Project IITB - RISC

Anmol Saraf, 200070007 Shashank Balaji, 200070043 Mudit Goyal, 200070045 Tanaya Sonkul, 200070079

#### **Preface**

This project has been made by the cumulative effort of Anmol Saraf, Shashank Balaji, Mudit Goyal and Tanaya Sonkul. This project has been made using the knowledge gained through the course EE309: Microprocessors. In this project we have implemented a multi-cycle RISC microprocessor in VHDL language. The microprocessor is an 8 register, 16 bit computer system with 17 different instructions.

#### Acknowledgement

We are really grateful for this project opportunity and would sincerely thank Prof. Virendra Singh for guiding us through the course and the project as well. We would also like to show our gratitude to the teaching assistants for helping through out the course.

#### Abstract

The task of creating a RISC microprocessor entails creating a data path for the flow of the data around the processor. Furthermore, we designed all the logic for each instruction the microprocessor can process. Also, we made hardware circuitry such as ALUs, Register Bank, Incrementer, MUXes De-MUXs, Instruction Decoder, Sign Extenders for 9 to 16 bit and 6 to 16 bit, Control Word, which are all needed for the microprocessor to work. Lastly, we have made a controller which will send the signals to each hardware, telling it what to do in each instruction. And, to complete the microprocessor, we have also made a RAM which stores all the code for the processor and can all store data for it. Although, a 64kB RAM cannot be synthesized in Quartus due to its limitations, so we have used a 256B RAM instead.

# Contents

| 1        | Introduction        | 1  |
|----------|---------------------|----|
| <b>2</b> | Hardware Flowcharts | 1  |
|          | 2.1 ADD             | 1  |
|          | 2.2 ADC             | 2  |
|          | 2.3 ADZ             | 2  |
|          | 2.4 ADL             | 3  |
|          | 2.5 ADI             | 4  |
|          | 2.6 NDU             | 4  |
|          | 2.7 NDC             | 5  |
|          | 2.8 NDZ             | 6  |
|          | 2.9 LHI             | 6  |
|          | 2.10 LW             | 7  |
|          | 2.11 SW             | 7  |
|          | 2.12 BEQ            | 8  |
|          | 2.13 JAL            | 9  |
|          | 2.14 JLR            | 10 |
|          | 2.15 JRI            | 11 |
|          | 2.16 LM             | 11 |
|          | 2.17 SM             | 14 |
| 3        | Datapath Design     | 17 |
| 4        | Conclusion          | 19 |

#### 1 Introduction

The project's task was to create a multi-cycle RISC microprocessor. Thus, we were able to simulate our microprocessor on VHDL by implementing various hardwares such as ALUs, Register Bank, RAM, etc. And using the given Instruction Set Architecture(ISA) to write Hardware Flowcharts, desgin a data path and control word for the microprocessor.

#### 2 Hardware Flowcharts

Hardware flowcharts are constructed for each instruction given in the ISA. The hardware flowchart is made keeping in mind the data path of the microprocessor and simultaneously the data path is updated to account for all the hardware used in a instruction. The Hardware flowcharts for all the 17 instructions are as given as below,

#### 2.1 ADD



# 2.2 ADC

$$\mathbf{S}_{0} \qquad \qquad \operatorname{PC} \longrightarrow \operatorname{Mem} \ A, \operatorname{INC} \\ \downarrow \\ \mathbf{S}_{1} \qquad \qquad \operatorname{INC} \longrightarrow \operatorname{PC} \\ \downarrow \\ \mathbf{S}_{2} \qquad \qquad \operatorname{IR}_{5-3} \longrightarrow \operatorname{RA}_{1} \\ \operatorname{IR}_{8-6} \longrightarrow \operatorname{RA}_{2} \\ \operatorname{IR}_{11-9} \longrightarrow \operatorname{RA}_{3} \\ \operatorname{RD}_{1} \longrightarrow \operatorname{Alu} \ A \\ \operatorname{RD}_{2} \longrightarrow \operatorname{Alu} \ B \\ \operatorname{Alu} \ C \longrightarrow T_{3} \\ \downarrow \\ \operatorname{if} \ (\mathbf{c} = 1) \ \operatorname{then} \\ \downarrow \\ \mathbf{S}_{4} \qquad \qquad T_{3} \longrightarrow \operatorname{Din} \\ \\ \end{array}$$

## 2.3 ADZ



$$\begin{array}{ccc} \mathbf{S}_2 & & \mathbf{IR}_{5-3} \longrightarrow \mathbf{RA}_1 \\ & \mathbf{IR}_{8-6} \longrightarrow \mathbf{RA}_2 \\ & \mathbf{IR}_{11-9} \longrightarrow \mathbf{RA}_3 \\ & \mathbf{RD}_1 \longrightarrow \mathbf{Alu} \ \mathbf{A} \\ & \mathbf{RD}_2 \longrightarrow \mathbf{Alu} \ \mathbf{B} \\ & \mathbf{Alu} \ \mathbf{C} \longrightarrow \mathbf{T}_3 \end{array}$$

if 
$$(z==1)$$
 then
$$\downarrow$$

$$T_3 \longrightarrow Din$$

# 2.4 ADL

$$\mathbf{S}_0$$
 PC  $\longrightarrow$  Mem A, INC  $\mathrm{D}_{\mathrm{read}} \longrightarrow \mathrm{IR}$ 

 $\mathbf{S}_1$  INC  $\longrightarrow$  PC



 $\mathbf{S}_3 \longrightarrow \mathrm{Din}$ 

# 2.5 ADI

$$\mathbf{S}_{0} \qquad \qquad \operatorname{PC} \longrightarrow \operatorname{Mem} \ A, \ \operatorname{INC} \\ \downarrow \\ \mathbf{S}_{1} \qquad \qquad \operatorname{INC} \longrightarrow \operatorname{PC} \\ \downarrow \\ \mathbf{S}_{7} \qquad \qquad \operatorname{IR}_{8-6} \longrightarrow \operatorname{RA}_{1} \\ \operatorname{IR}_{11-9} \longrightarrow \operatorname{RA}_{3} \\ \operatorname{IR}_{5-0} \longrightarrow \operatorname{SE}_{6} \longrightarrow \operatorname{Alu} \ B \\ \operatorname{RD}_{1} \longrightarrow \operatorname{Alu} \ A \\ \operatorname{Alu} \ C \longrightarrow \operatorname{T}_{3} \\ \downarrow \\ \mathbf{S}_{3} \qquad \qquad \operatorname{T}_{3} \longrightarrow \operatorname{Din}$$

## 2.6 NDU

$$\mathbf{S}_0$$
 PC  $\longrightarrow$  Mem A, INC  $D_{\mathrm{read}} \longrightarrow IR$ 

$$\downarrow$$

$$\mathbf{S}_1 \qquad \qquad INC \longrightarrow PC$$

$$\downarrow$$

$$\mathbf{S}_{56} \qquad \qquad \begin{aligned} \mathrm{IR}_{5-3} &\longrightarrow \mathrm{RA}_1 \\ \mathrm{IR}_{8-6} &\longrightarrow \mathrm{RA}_2 \\ \mathrm{IR}_{11-9} &\longrightarrow \mathrm{RA}_3 \\ \mathrm{RD}_1 &\longrightarrow \mathrm{Alu} \ \mathrm{A} \\ \mathrm{RD}_2 &\longrightarrow \mathrm{Alu} \ \mathrm{B} \\ \mathrm{Alu} \ \mathrm{C} &\longrightarrow \mathrm{T}_3 \end{aligned}$$

 $T_3 \longrightarrow Din$ 

# 2.7 NDC

 $\mathbf{S}_3$ 

$$\begin{array}{c|c} \mathbf{S}_0 & \operatorname{PC} \longrightarrow \operatorname{Mem} A, \operatorname{INC} \\ D_{\operatorname{read}} \longrightarrow \operatorname{IR} \end{array}$$

$$\downarrow \\ \mathbf{S}_1 & \operatorname{INC} \longrightarrow \operatorname{PC} \\ \downarrow \\ \mathbf{S}_{56} & \operatorname{IR}_{5-3} \longrightarrow \operatorname{RA}_1 \\ \operatorname{IR}_{8-6} \longrightarrow \operatorname{RA}_2 \\ \operatorname{IR}_{11-9} \longrightarrow \operatorname{RA}_3 \\ \operatorname{RD}_1 \longrightarrow \operatorname{Alu} A \\ \operatorname{RD}_2 \longrightarrow \operatorname{Alu} B \\ \operatorname{Alu} C \longrightarrow T_3 \\ \downarrow \\ \text{if } (c == 1) \text{ then} \\ \downarrow \\ \mathbf{S}_4 & T_3 \longrightarrow \operatorname{Din} \\ \end{array}$$

## 2.8 NDZ

$$\mathbf{S}_{0} \qquad \qquad \operatorname{PC} \longrightarrow \operatorname{Mem} \ A, \operatorname{INC} \\ \downarrow \\ \mathbf{S}_{1} \qquad \qquad \operatorname{INC} \longrightarrow \operatorname{PC} \\ \downarrow \\ \mathbf{S}_{56} \qquad \qquad \operatorname{IR}_{5-3} \longrightarrow \operatorname{RA}_{1} \\ \operatorname{IR}_{8-6} \longrightarrow \operatorname{RA}_{2} \\ \operatorname{IR}_{11-9} \longrightarrow \operatorname{RA}_{3} \\ \operatorname{RD}_{1} \longrightarrow \operatorname{Alu} \ A \\ \operatorname{RD}_{2} \longrightarrow \operatorname{Alu} \ B \\ \operatorname{Alu} \ C \longrightarrow T_{3} \\ \downarrow \\ \operatorname{if} \ (\mathbf{z} = \mathbf{1}) \ \operatorname{then} \\ \downarrow \\ \mathbf{S}_{5} \qquad \qquad \operatorname{T}_{3} \longrightarrow \operatorname{Din} \\ \\ \end{array}$$

# 2.9 LHI

$$\mathbf{S}_0$$
 PC  $\longrightarrow$  Mem A, INC  $D_{\mathrm{read}} \longrightarrow IR$ 

$$\downarrow$$
 $\mathbf{S}_1$  INC  $\longrightarrow$  PC
$$\downarrow$$

$$\mathbf{S}_8$$
 IR<sub>11-9</sub>  $\longrightarrow$  RA<sub>3</sub>



# 2.10 LW



## 2.11 SW





# 2.12 BEQ



$$\mathbf{S}_{14}$$
  $111 \longrightarrow \mathrm{RA}_1$   $\mathrm{IR}_{5-0} \longrightarrow \mathrm{SE}_6 \longrightarrow \mathrm{Alu}\;\mathrm{B}$   $\mathrm{RD}_1 \longrightarrow \mathrm{Alu}\;\mathrm{A}$   $\mathrm{Alu}\;\mathrm{C} \longrightarrow \mathrm{T}_3$   $111 \longrightarrow \mathrm{RA}_3$ 

 $egin{array}{ccc} & \downarrow & & & & \\ \mathbf{S}_3 & & \mathrm{T}_3 \longrightarrow \mathrm{Din} & & & & \\ \end{array}$ 

## 2.13 JAL

$$\mathbf{S}_0$$
 PC  $\longrightarrow$  Mem A, INC  $\mathrm{D}_{\mathrm{read}} \longrightarrow \mathrm{IR}$ 

 $\mathbf{S}_{15}$   $111 \longrightarrow \mathrm{RA}_{1}$   $\mathrm{IR}_{11-9} \longrightarrow \mathrm{RA}_{3}$   $\mathrm{RD}_{1} \longrightarrow \mathrm{Alu} \ \mathrm{A}$   $+ 1 \longrightarrow \mathrm{Alu} \ \mathrm{B}$   $\mathrm{Alu} \ \mathrm{C} \longrightarrow \mathrm{T}_{3}$ 

 $egin{array}{ccc} & & \downarrow & & & \\ \mathbf{S}_{59} & & \mathrm{T}_3 \longrightarrow \mathrm{Din} & & & & \\ \end{array}$ 

 $\mathbf{S}_{16}$   $111 \longrightarrow \mathrm{RA}_{1}$   $\mathrm{IR}_{5-0} \longrightarrow \mathrm{SE}_{6} \longrightarrow \mathrm{Alu} \; \mathrm{B}$   $\mathrm{RD}_{1} \longrightarrow \mathrm{Alu} \; \mathrm{A}$   $\mathrm{Alu} \; \mathrm{C} \longrightarrow \mathrm{T}_{3}$   $111 \longrightarrow \mathrm{RA}_{3}$ 

 $\downarrow$ 

 $S_{60}$   $T_3 \longrightarrow Din$ 

## 2.14 JLR



 $\begin{array}{ccc} \mathbf{S}_{17} & & \mathrm{IR}_{8-6} \longrightarrow \mathrm{RA}_1 \\ & \mathrm{IR}_{11-9} \longrightarrow \mathrm{RA}_3 \\ & \mathrm{RD}_1 \longrightarrow \mathrm{Alu} \ \mathrm{A} \\ & \mathrm{IR}_{5-0} \longrightarrow \mathrm{SE}_6 \longrightarrow \mathrm{Alu} \ \mathrm{B} \\ & \mathrm{Alu} \ \mathrm{C} \longrightarrow \mathrm{T}_3 \end{array}$ 

 $egin{array}{ccc} & & \downarrow & & & \\ \mathbf{S}_{57} & & \mathrm{T}_3 \longrightarrow \mathrm{Din} & & & & \\ \end{array}$ 

 $\downarrow$ 

 $\begin{array}{ccc} \mathbf{S}_{18} & \mathrm{IR}_{8-6} \longrightarrow \mathrm{RA}_1 \\ & \mathrm{IR}_{5-0} \longrightarrow \mathrm{SE}_6 \longrightarrow \mathrm{Alu} \; \mathrm{B} \\ & 111 \longrightarrow \mathrm{RA}_3 \\ & \mathrm{RD}_1 \longrightarrow \mathrm{Alu} \; \mathrm{A} \\ & \mathrm{Alu} \; \mathrm{C} \longrightarrow \mathrm{T}_3 \end{array}$ 

 $\mathbf{S}_{58}$   $\mathbf{T}_3 \longrightarrow \mathrm{Din}$ 

## 2.15 JRI

$$\mathbf{S}_0$$
 PC  $\longrightarrow$  Mem A, INC  $\mathrm{D}_{\mathrm{read}} \longrightarrow \mathrm{IR}$ 

 $\downarrow$ 

 $S_{19}$   $IR_{11-9} \longrightarrow RA_1$   $RD_1 \longrightarrow Alu A$   $IR_{8-0} \longrightarrow SE_9 \longrightarrow Alu B$   $Alu C \longrightarrow T_3$  $111 \longrightarrow RA_3$ 

 $\mathbf{S}_3$   $\mathrm{T}_3 \longrightarrow \mathrm{Din}$ 

#### 2.16 LM

$$\mathbf{S}_0$$
 PC  $\longrightarrow$  Mem A, INC  $\mathrm{D}_{\mathrm{read}} \longrightarrow \mathrm{IR}$ 

 $\mathbf{S}_1$  INC  $\longrightarrow$  PC

 $\mathbf{S}_{22} \qquad \qquad \begin{array}{c} \mathrm{IR}_{11-9} \longrightarrow \mathrm{RA}_1 \\ \mathrm{RD}_1 \longrightarrow \mathrm{Alu} \ \mathrm{A} \\ +0 \longrightarrow \mathrm{Alu} \ \mathrm{B} \\ \mathrm{Alu} \ \mathrm{C} \longrightarrow \mathrm{T}_3 \\ \mathrm{T}_3 \longrightarrow \mathrm{Mem} \ \mathrm{A} \end{array}$ 





# 2.17 SM

$$\begin{array}{c|c} \mathbf{S}_{0} & \operatorname{PC} \longrightarrow \operatorname{Mem} \ A, \operatorname{INC} \\ & \downarrow \\ & \downarrow \\ \mathbf{S}_{1} & \operatorname{INC} \longrightarrow \operatorname{PC} \\ & \downarrow \\ & \mathbf{S}_{39} & \operatorname{IR}_{11-9} \longrightarrow \operatorname{RA}_{1} \\ & \operatorname{RD}_{1} \longrightarrow \operatorname{SP} \\ & 000 \longrightarrow \operatorname{RA}_{3} \\ & \downarrow \\ & \mathbf{S}_{40} & \operatorname{SP} \longrightarrow \operatorname{INC}, \operatorname{Mem} \ A \\ & \downarrow & \\ & \mathbf{S}_{40} & \operatorname{SP} \longrightarrow \operatorname{INC}, \operatorname{Mem} \ A \\ & \downarrow & \\ & \mathbf{S}_{41} & \operatorname{Alu} \ B \longrightarrow \operatorname{Din} \\ & \downarrow & \\ & \mathbf{S}_{61} & \operatorname{INC} \longrightarrow \operatorname{SP} \\ & \downarrow \\ & \mathbf{S}_{42} & \operatorname{SP} \longrightarrow \operatorname{INC}, \operatorname{Mem} \ A \\ & \downarrow & \\ & \downarrow & \\ & \mathbf{S}_{42} & \operatorname{SP} \longrightarrow \operatorname{INC}, \operatorname{Mem} \ A \\ & \downarrow & \\ & \downarrow & \\ & \mathbf{S}_{42} & \operatorname{SP} \longrightarrow \operatorname{INC}, \operatorname{Mem} \ A \\ & \downarrow & \\ & \downarrow & \\ & \mathbf{S}_{42} & \operatorname{SP} \longrightarrow \operatorname{INC}, \operatorname{Mem} \ A \\ & \downarrow & \\ & \downarrow & \\ & \mathbf{S}_{43} & \\ & \downarrow & \\ & \mathbf{S}_{44} & \\ & \downarrow & \\ & \mathbf{S}_{45} & \\ & \mathbf$$



$$\begin{array}{c|c} \mathbf{S}_{48} & \mathrm{SP} \longrightarrow \mathrm{INC}, \mathrm{Mem} \ \mathrm{A} \\ & \downarrow \\ & \mathrm{if} \ (\mathrm{IR}_4 ==1) \ \mathrm{then} \\ & \downarrow \\ & \mathbf{S}_{49} & \mathrm{Alu} \ \mathrm{B} \longrightarrow \mathrm{Din} \\ & \downarrow \\ & \mathbf{S}_{65} & \mathrm{INC} \longrightarrow \mathrm{SP} \\ & \downarrow \\ & \mathbf{S}_{50} & \mathrm{SP} \longrightarrow \mathrm{INC}, \mathrm{Mem} \ \mathrm{A} \\ & \downarrow \\ & \mathrm{if} \ (\mathrm{IR}_5 ==1) \ \mathrm{then} \\ & \downarrow \\ & \mathbf{S}_{51} & \mathrm{Alu} \ \mathrm{B} \longrightarrow \mathrm{Din} \\ & \downarrow \\ & \mathbf{S}_{66} & \mathrm{INC} \longrightarrow \mathrm{SP} \\ & \downarrow \\ & \mathbf{S}_{51} & \mathrm{SP} \longrightarrow \mathrm{INC}, \mathrm{Mem} \ \mathrm{A} \\ & \downarrow \\ & \mathrm{if} \ (\mathrm{IR}_6 ==1) \ \mathrm{then} \\ & \downarrow \\ & \mathbf{S}_{52} & \mathrm{Alu} \ \mathrm{B} \longrightarrow \mathrm{Din} \\ & \downarrow \\ & \downarrow \\ & \mathbf{S}_{52} & \mathrm{Alu} \ \mathrm{B} \longrightarrow \mathrm{Din} \\ & \downarrow \\ \end{array}$$



# 3 Datapath Design

Using the Hardware flowcharts and the given instructions we build a datapath for the microprocessor. This datapath connects all the hardware and enables data flow through out the microprocessor. The datapath entails of,

- Register Bank It consists of 8 programmers registers which can be used using the instructions. Furthermore, R<sub>7</sub> register is also the program counter of the microprocessor.
- Incrementer It is directly connected to the program counter and is used to increase the program counter after each instruction is executed. mm 4nd55e
- Shifters They are connected in various places extending the immediate data extracted from the instructions and converting them to 16-bit numbers so that they can be used elsewhere.
- Arithmetic Logical Unit The ALU of the microprocessor has 3 different modes of addition, bitwise and and bitwise xor(to compare). These can be accessed using the control signals.

- Stack Pointer The stack pointer is provided for SM instruction as we need to increase the address after each iteration.
- Memory The memory is of RAM type. Although the RAM is not of 64kB size as it was computationally difficult to simulate it in Quartus. We have used a 256B RAM instead. The memory also contains the code in the start and the rest can be used to store data.
- Instruction Register The instruction register stores the current instruction extracted from the memory at the location stored in the program counter and is set in the start of each instruction.

Thus, using these hardware elements we have created a data path accounting for all the instructions and the required states. The datapath is as given as below,



#### 4 Conclusion

Therefore, using the Hardware flowcharts and the datapath we have defined earlier, we constructed the control word for the microprocessor. The control word consists of all the bits needed to control all the hardwares and the flow of the data in the microprocessor. Therefore, using the control word we are able to construct the microprocessor. We have added an external clock to the microprocessor so that the write statements are synchronous and do not interfere with other processes.

Using the control word the states of all the instructions can be made as a finite state machine. Each next state of the instruction only depends on the current state, thus the finite state machine is of type Moore. The finite state machine is depicted as below,

