# Lab 1 Report

# Michael Cooke

# October 2021

# Contents

| 1        | Par  | t A    |          |      |                      |       |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 2 |
|----------|------|--------|----------|------|----------------------|-------|-----|----|--|--|--|--|--|--|--|--|--|--|--|--|---|
|          | 1.1  | Draw   | K        | Ma   | ps                   |       |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 2 |
|          |      | 1.1.1  |          |      |                      | ary   |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 2 |
|          |      | 1.1.2  |          |      |                      | lties |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 2 |
|          |      | 1.1.3  |          |      |                      |       |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 2 |
|          | 1.2  | Impler | mei      | nt ! | He:                  | хТс   | SS  | SD |  |  |  |  |  |  |  |  |  |  |  |  | 3 |
|          |      | 1.2.1  |          |      |                      | ary   |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 3 |
|          |      | 1.2.2  |          |      |                      | lties |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 3 |
|          |      | 1.2.3  |          |      |                      |       |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 3 |
|          | 1.3  | Simula |          |      |                      |       |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 3 |
|          |      | 1.3.1  |          |      |                      | ary   |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 3 |
|          |      | 1.3.2  |          |      |                      | lties |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 3 |
|          |      | 1.3.3  |          | roc  | _                    |       |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 3 |
|          |      |        |          |      |                      |       |     |    |  |  |  |  |  |  |  |  |  |  |  |  |   |
| <b>2</b> | Par  | -      |          |      |                      |       |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 4 |
|          | 2.1  | Create |          |      |                      |       |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 4 |
|          |      | 2.1.1  |          |      |                      | ary   |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 4 |
|          |      | 2.1.2  | D        | iffi | cul                  | ties  | S . |    |  |  |  |  |  |  |  |  |  |  |  |  | 4 |
|          |      | 2.1.3  | Ρ        | roc  | of                   |       |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 5 |
|          | 2.2  | Progra | am       | Во   | oar                  | d .   |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 5 |
|          |      | 2.2.1  | $S_1$    | um   | ma                   | ary   |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 5 |
|          |      | 2.2.2  | D        | iffi | $\operatorname{cul}$ | lties | S . |    |  |  |  |  |  |  |  |  |  |  |  |  | 5 |
|          |      | 2.2.3  | Р        | roc  | of                   |       |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 5 |
| 3        | Syst | tem I/ | <b>O</b> |      |                      |       |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 5 |
| 4        | Use  | Case   |          |      |                      |       |     |    |  |  |  |  |  |  |  |  |  |  |  |  | 5 |

# 1 Part A

# 1.1 Draw K Maps

#### 1.1.1 Summary

The purpose of this task was to create K maps to convert a binary signal into the corresponding LED's in the seven segment display to turn on. This was covered in weeks one and two of the course and is not complicated.

### 1.1.2 Difficulties

There were no key difficulties encountered during this process as I used http://www.32x8.com to verify my results before moving onto the next step.

#### 1.1.3 **Proof**



Figure 1: Binary Table and K-maps

### 1.2 Implement HexToSSD

#### 1.2.1 Summary

For this task we had to convert the K-maps we had previously designed into Quartus files using the block diagram/schematic tool and our knowledge of logic gates. This required an understanding of how Quartus works and some thought as to the most efficient way to implement the solution.

#### 1.2.2 Difficulties

Luckily, I had already dealt with the numerous problems with installing and running Quartus during lab 0 (which was by far the most difficult lab due to this). From there I already had an understanding of how to work within the block diagram schematic as I had completed the first part of this subject in a past semester before I had to drop the subject due to personal reasons.

#### 1.2.3 Proof

QuartusFiles/HexToSSD

#### 1.3 Simulate HexToSSD

#### 1.3.1 Summary

For this task we had to test the file previously created using a waveform test. This process is complicated by the very specific naming and file positioning required to have the VHDL/Verilog compile. In my partition the .vwf files are not placed in the correct directory by default and this had to be remedied at the same time as -novopt was removed.

#### 1.3.2 Difficulties

I failed the first waveform test and it ended up looking like gibberish. When I reviewed the underlying file I noticed that instead of lining up  $WXYZ\bar{W}\bar{X}\bar{Y}\bar{Z}$  I had instead done  $WXYZ\bar{Z}\bar{Y}\bar{X}\bar{W}$  and this was quickly fixed.

#### 1.3.3 Proof

The waveform worked perfectly as you can test is you read across the rows in my kmap, note I included the waveform from after bus implementation:



Figure 2: Waveform

# 2 Part B

### 2.1 Create Top Level

## 2.1.1 Summary

Take the previous work and covert it into something that would run on the FPGA board. To do this I assigned WXYZ to the buttons and activated the tube on pin\_133. The segments were then connected to their corresponding pins and everything was adjusted to be active low.

#### 2.1.2 Difficulties

Initially I had the wrong board set on this project (I created a separate on for Lab 0) as I had clearly not read the whole name string and just matched based on the last three characters. This was an easy fix.

#### 2.1.3 **Proof**

I actually overwrote this one and had to go back and redo it for this report: QuartusFiles/HexToSSDTopLevel

### 2.2 Program Board

### 2.2.1 Summary

To conclude this lab we had to successfully run the top level entry on the FPGA. It had taken me a long time to get the USB blaster working due to having to use the part of the patch to update the driver without installing the entire patch as it would cause Quartus to crash on start.

#### 2.2.2 Difficulties

Due to the previous work done during lab 0 everything worked the first try.

#### 2.2.3 **Proof**

In this video iterate through a couple numbers to check functionality: SupportingVideo/HexWorking

# 3 System I/O

| Parameter                   | Min | Typical | Max | Units   | Description         |  |  |  |  |  |  |
|-----------------------------|-----|---------|-----|---------|---------------------|--|--|--|--|--|--|
| VDD                         | 4.5 | 5       | 5.5 | V       | Power               |  |  |  |  |  |  |
| In0                         | -   | 0       | -   | V/logic | Input Button        |  |  |  |  |  |  |
| In1                         | -   | 0       | -   | V/logic | Input Button        |  |  |  |  |  |  |
| In2                         | -   | 0       | -   | V/logic | Input Button        |  |  |  |  |  |  |
| In3                         | -   | 0       | -   | V/logic | Input Button        |  |  |  |  |  |  |
| $\overline{\text{LED}[06]}$ | -   | 0       | -   | V/logic | Output LED Segments |  |  |  |  |  |  |

Table 1: System Inputs and Outputs

## 4 Use Case

This system changes the state of an LED seven segment display based on the state of the four input buttons. The number displayed being the hexadecimal conversion of the binary inputs given by the button state, with the most significant bit situated on the left. The system needs to be powered by 5V via the USB connection or a battery. The default state is for the LED display to show 0.