

# Cyclone® V Featured Documentation - Quick Links Guide





# **Contents**

| Cyclone® V Featured Documentation | - Quick Links 3 |
|-----------------------------------|-----------------|
|-----------------------------------|-----------------|





# Cyclone® V Featured Documentation - Quick Links

This page provides links to some of the key Cyclone<sup>®</sup> V documentation, organized by focused subject areas.

## **Featured Documents**

| Cyclone V FPGA Product Table                                           | Device overview                                   | Datasheet                                                        |
|------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------|
| Errata sheet (GX, GT, and E Devices)                                   | Errata sheet (SX, ST, and EE SoC Devices)         | Design guidelines                                                |
| Cyclone V Device Handbook: Volume 1: Device Interfaces and Integration | Cyclone V Device Handbook: Volume 2: Transceivers | Cyclone V Hard Processor<br>System Technical Reference<br>Manual |
| Package and Thermal specifications                                     | Device pin-outs                                   | Pin connection guidelines                                        |

# **See All Cyclone V Resources and Documentation**

#### **Device Handbook Sections**

# 1. Volume 1 - Cyclone V Device Handbook: Device Interfaces and Integration

- Section I. Device Core
  - Chapter 1. Logic Array Blocks and Adaptive Logic Modules
  - Chapter 2. Embedded Memory Blocks
  - Chapter 3. Variable Precision DSP Blocks
  - Chapter 4. Clock Networks and PLLs
- Section II. I/O Interfaces
  - Chapter 5. I/O Features
  - Chapter 6. External Memory Interfaces
- Section III. System Integration
  - Chapter 7. Configuration, Design Security, and Remote System Upgrades
  - Chapter 8. SEU Mitigation
  - Chapter 9. JTAG Boundary-Scan Testing
  - Chapter 10. Power Management
- 2. Volume 2 Cyclone V Device Handbook: Transceivers
  - Chapter 1. Transceiver Architecture
  - Chapter 2. Transceiver Clocking
  - Chapter 3. Transceiver Reset Control
  - Chapter 4. Transceiver Protocol Configurations

Intel Corporation. All rights reserved. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



- Chapter 5. Transceiver Custom Configurations
- Chapter 6. Transceiver Loopback Support
- Chapter 7. Dynamic Reconfiguration

# **Power and Thermal Management**

- PowerPlay Early Power Estimator User Guide
- Cyclone IV and Cyclone V PowerPlay Early Power Estimator
- Device-Specific Power Delivery Network (PDN) Tool 2.0 User Guide
- Power Delivery Network (PDN) Tool 2.0 for Stratix V, Arria V, Arria II GZ, Cyclone V, and Cyclone IV Devices
- Cyclone V SoC Power Optimization
- AN 750: Using the Altera PDN Tool to Optimize Your Power Delivery Network Design

#### **External Memory Interfaces**

- External Memory Interface Handbook Volume 1: Intel FPGA Memory Solution Introduction and Design Flow: For UniPHY-based Device Families
- External Memory Interface Handbook Volume 2: Design Guidelines: For UniPHYbased Device Families
- External Memory Interface Handbook Volume 3: Reference Material: For UniPHYbased Device Families

# **Design Guidelines**

- Arria V and Cyclone V Design Guidelines
- AN 796: Cyclone V and Arria V SoC Device Design Guidelines
- Cyclone V GX, GT, E, SX, ST and SE Device Family Pin Connection Guidelines

# **Development Kits**

- Cyclone V E FPGA Development Board Reference Manual
- Cyclone V E FPGA Development Kit User Guide
- Cyclone V GX FPGA Development Board Reference Manual
- Cyclone V GX FPGA Development Kit User Guide
- Cyclone V GT FPGA Development Board Reference Manual
- Cyclone V GT FPGA Development Kit User Guide
- Cyclone V SoC FPGA Development Board Reference Manual
- Cyclone V SoC Development Kit User Guide
- USB-Blaster Download Cable User Guide
- Cyclone V Boards





## **Hard Processor System (HPS)**

- Cyclone V Hard Processor System Technical Reference Manual
- Cyclone V HPS Register Address Map and Definitions Register Map
- AN 706: Routing HPS Peripheral Signals to the FPGA External Interface
- AN 709: HPS SoC Boot Guide Cyclone V SoC Development Kit

# **Software Documentation**

- Intel Quartus Prime Standard Edition User Guides Combined PDF
- All Software Documentation

## **IP Documentation**

- Advanced SEU Detection Intel FPGA IP User Guide
- ALTLVDS IP Core User Guide
- CPRI Intel FPGA IP User Guide
- Cyclone V Avalon Memory Mapped (Avalon-MM) Interface for PCIe Solutions User Guide
- Cyclone V Avalon Streaming (Avalon-ST) Interface for PCIe Solutions User Guide
- DisplayPort Intel FPGA IP User Guide
- Embedded Peripherals IP User Guide
- FIFO Intel FPGA IP User Guide
- JESD204B Intel FPGA IP User Guide
- Remote Update Intel FPGA IP User Guide
- Triple-Speed Ethernet Intel FPGA IP User Guide
- V-Series Transceiver PHY IP Core User Guide
- All Cyclone V Related IP Documentation

# **Application Notes**

- Cyclone V SoC Power Optimization
- Using the Transceiver Reconfiguration Controller for Dynamic Reconfiguration in Arria V and Cyclone V Devices
- All Cyclone V Related Application Notes