## Zynq 7000: AXI DMA in Scatter Gather Mode



Aleksei Rostov, PhD,
Senior R&D Engineer,
FPGA/Embedded Linux Developer,
aleksei.rostov@protonmail.com



## HARDWARE DESIGN



## AXI DMA SCATTER GATHER MODE

Table 2-5: Scatter / Gather Mode Register Address Map

| Address Space Offset <sup>[1]</sup> | Name              | Description                                                    |
|-------------------------------------|-------------------|----------------------------------------------------------------|
| 00h                                 | MM2S_DMACR        | MM2S DMA Control register                                      |
| 04h                                 | MM2S_DMASR        | MM2S DMA Status register                                       |
| 08h                                 | MM2S_CURDESC      | MM2S Current Descriptor Pointer. Lower 32 bits of the address. |
| 0Ch                                 | MM2S_CURDESC_MSB  | MM2S Current Descriptor Pointer. Upper 32 bits of address.     |
| 10h                                 | MM2S_TAILDESC     | MM2S Tail Descriptor Pointer. Lower 32 bits.                   |
| 14h                                 | MM2S_TAILDESC_MSB | MM2S Tail Descriptor Pointer. Upper 32 bits<br>of address.     |
| 2Ch <sup>(2)</sup>                  | SG_CTL            | Scatter/Gather User and Cache                                  |
| 30h                                 | S2MM_DMACR        | S2MM DMA Control register                                      |
| 34h                                 | S2MM_DMASR        | S2MM DMA Status register                                       |
| 38h                                 | S2MM_CURDESC      | S2MM Current Descriptor Pointer. Lower 32 address bits         |
| 3Ch                                 | S2MM_CURDESC_MSB  | S2MM Current Descriptor Pointer. Upper 32 address bits.        |
| 40h                                 | S2MM_TAILDESC     | S2MM Tail Descriptor Pointer. Lower 32 address bits.           |
| 44h                                 | S2MM_TAILDESC_MSB | S2MM Tail Descriptor Pointer. Upper 32 address bits.           |

Table 2-26: Descriptor Fields (Non-multichannel Mode)

| Address Space Offset(1) | Name               | Description                                 |
|-------------------------|--------------------|---------------------------------------------|
| 00h                     | NXTDESC            | Next Descriptor Pointer                     |
| 04h                     | NXTDESC_MSB        | Upper 32 bits of Next Descriptor<br>Pointer |
| 08h                     | BUFFER_ADDRESS     | Buffer Address                              |
| 0Ch                     | BUFFER_ADDRESS_MSB | Upper 32 bits of Buffer Address.            |
| 10h                     | RESERVED           | N/A                                         |
| 1 <mark>4</mark> h      | RESERVED           | N/A                                         |
| 18h                     | CONTROL            | Control                                     |
| 1Ch                     | STATUS             | Status                                      |
| 20h                     | APP0               | User Application Field 0 (2)                |
| 24h                     | APP1               | User Application Field 1                    |
| 28h                     | APP2               | User Application Field 2                    |
| 2Ch                     | APP3               | User Application Field 3                    |
| 30h                     | APP4               | User Application Field 4                    |

## AXI DMA PROGRAMMING SEQUENCE

- Write the address of the starting descriptor to the Current Descriptor register. If AXI DMA is configured for an address space greater than 32, then also program the MSB 32 bits of the current descriptor.
- Start the MM2S channel running by setting the run/stop bit to 1 (MM2S\_DMACR.RS = 1).
   The Halted bit (DMASR.Halted) should deassert indicating the MM2S channel is running.
- If desired, enable interrupts by writing a 1 to MM2S\_DMACR.IOC\_IrqEn and MM2S\_DMACR.Err\_IrqEn.
- Write a valid address to the Tail Descriptor register. If AXI DMA is configured for an address space greater than 32, then also program the MSB 32 bits of the tail descriptor.
- Writing to the Tail Descriptor register triggers the DMA to start fetching the descriptors from the memory. In case of multichannel configuration, the fetching of descriptors starts when the packet arrives on the S2MM channel.
- The fetched descriptors are processed, Data is read from the memory and then output to the MM2S streaming channel.
- Write the address of the starting descriptor to the Current Descriptor register. If AXI DMA is configured for an address space greater than 32, then also program the MSB 32 bits of the current descriptor.
- Start the S2MM channel running by setting the run/stop bit to 1 (S2MM\_DMACR.RS = 1). The halted bit (DMASR.Halted) should deassert indicating the S2MM channel is running.
- If desired, enable interrupts by writing a 1 to S2MM\_DMACR.IOC\_IrqEn and S2MM\_DMACR.Err\_IrqEn.
- Write a valid address to the Tail Descriptor register. If AXI DMA is configured for an address space greater than 32, then also program the MSB 32 bits of the current descriptor.
- Writing to the Tail Descriptor register triggers the DMA to start fetching the descriptors from the memory.
- The fetched descriptors are processed and any data received from the S2MM streaming channel is written to the memory.