# Design of a Decimal to IEEE-754 Converter using Verilog



Submitted by Ahmed Bin Nasser 1505096

Md. Omer Danish 1505053

Supervised by Dr. Md. Mostofa Akbar

Department of Computer Science and Engineering Bangladesh University of Engineering and Technology

# Declaration

This thesis is a presentation of our original research work. Wherever contributions of others are involved, every effort is made to indicate this clearly, with due reference to the literature, and acknowledgement of collaborative research and discussions. The work was done under the guidance of Professor Dr. Md. Mostofa Akbar, Department of Computer Science and Engineering Bangladesh University of Engineering and Technology.

I played a major role in the preparation and execution of the experiment, and the data analysis and interpretation are entirely by own work.

# Contents

| 1 | Intr                  | oducti          | on                                        | 7  |  |  |  |  |
|---|-----------------------|-----------------|-------------------------------------------|----|--|--|--|--|
|   | 1.1                   | Proble          | em Definition                             | 7  |  |  |  |  |
|   | 1.2                   | Motiva          | ation                                     | 8  |  |  |  |  |
|   | 1.3                   | Resear          | ch Challenges                             | 9  |  |  |  |  |
| 2 | Bac                   | kgrour          | nd Study                                  | 10 |  |  |  |  |
|   | 2.1                   | IEEE            | 754 Floating Point Standard               | 10 |  |  |  |  |
|   | 2.2                   | Applic          | ication Specific Integrated Circuit       |    |  |  |  |  |
|   | 2.3                   | .3 Verilog      |                                           |    |  |  |  |  |
|   |                       | 2.3.1           | Verilog design styles                     | 12 |  |  |  |  |
|   |                       | 2.3.2           | Verilog Abstraction Level                 | 13 |  |  |  |  |
|   |                       | 2.3.3           | Simulation                                | 14 |  |  |  |  |
|   |                       | 2.3.4           | Synthesis                                 | 14 |  |  |  |  |
|   |                       | 2.3.5           | Designing FSM                             | 14 |  |  |  |  |
|   |                       | 2.3.6           | Writing Test bench                        | 15 |  |  |  |  |
|   | 2.4                   | Verilog         | g Compiler (Icarus)                       |    |  |  |  |  |
|   |                       | 2.4.1           | Where to download                         | 16 |  |  |  |  |
|   |                       | 2.4.2           | How to setup environment                  | 16 |  |  |  |  |
| 3 | Design Methodology 20 |                 |                                           |    |  |  |  |  |
|   | 3.1                   | Design          | Principles and Conditions                 | 20 |  |  |  |  |
|   | 3.2                   | Design          | of the Floating Point Converter           | 21 |  |  |  |  |
|   | 3.3                   | Design          | of fractional decimal to Binary Converter | 21 |  |  |  |  |
|   |                       | 3.3.1           | Inputs and Outputs                        | 21 |  |  |  |  |
|   |                       | 3.3.2           | Numerical Examples                        | 21 |  |  |  |  |
|   |                       | 3.3.3           | Algorithm                                 | 22 |  |  |  |  |
|   |                       | 3.3.4           | Finite State Machine                      | 23 |  |  |  |  |
|   | 3.4                   | Design          | of sign bit module                        | 24 |  |  |  |  |
|   |                       | 3.4.1           | Inputs and Outputs                        | 24 |  |  |  |  |
|   |                       | 3.4.2           | Numerical Example                         | 24 |  |  |  |  |
|   |                       | 3.4.3           | Algorithm                                 | 24 |  |  |  |  |
|   |                       | 3.4.4           | Finite State Machine                      | 24 |  |  |  |  |
|   | 3.5                   | Design          | of the Mantissa Module                    | 25 |  |  |  |  |
|   |                       | $3.5.1^{\circ}$ | Inputs and Outputs                        | 25 |  |  |  |  |
|   |                       | 3.5.2           | Numerical Example                         | 25 |  |  |  |  |
|   |                       | 3.5.3           | Algorithm                                 | 25 |  |  |  |  |
|   |                       | 3.5.4           | Finite State Machine                      | 25 |  |  |  |  |
|   | 3.6                   | Dogie           | n of the Evpenent Module                  | 26 |  |  |  |  |

| Ref | erence                                             |                                                                                                                                                                                                     | 53                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5.2 | Propo                                              | sed Future Work                                                                                                                                                                                     | 52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5.1 |                                                    | V                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |                                                    |                                                                                                                                                                                                     | 52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     | 4.0.4                                              | result                                                                                                                                                                                              | 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     | -                                                  |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4.0 |                                                    |                                                                                                                                                                                                     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 15  |                                                    |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |                                                    | <u>.                                      </u>                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |                                                    |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4.4 | -                                                  |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1.1 |                                                    |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |                                                    |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     | -                                                  |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4.5 |                                                    |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4.9 | _                                                  | ±                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |                                                    |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |                                                    |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |                                                    |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |                                                    |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4.2 | _                                                  |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4.0 |                                                    | -                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |                                                    |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |                                                    |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     | 4.1.2                                              |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     | 4.1.1                                              |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4.1 | Conve                                              |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Imp |                                                    |                                                                                                                                                                                                     | 29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     | 0.0.4                                              | rinite State Machine                                                                                                                                                                                | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |                                                    |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |                                                    |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |                                                    | <u>.</u>                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     | 361                                                | Inputs and Outputs                                                                                                                                                                                  | 26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     | 4.1<br>4.2<br>4.3<br>4.4<br>4.5<br>Cor. 5.1<br>5.2 | 4.1 Converse 4.1.1 4.1.2 4.1.3 4.1.4 4.1.5 4.2 Sign F 4.2.1 4.2.2 4.2.3 4.2.4 4.2.5 4.3 Manti 4.3.1 4.3.2 4.3.3 4.4 Export 4.4.1 4.4.2 4.4.3 4.5 Test F 4.5.1 4.5.2  Conclusio 5.1 Summ 5.2 Proport | 3.6.2 Numerical Example 3.6.3 Algorithm 3.6.4 Finite State Machine  Implementation and Results 4.1 Converting fractional part to Binary 4.1.1 Pseudo-code 4.1.2 Input Output Port Declaration 4.1.3 Code 4.1.4 Test-bench 4.1.5 Result and Output 4.2 Sign Bit Calculation 4.2.1 Pseudo-code 4.2.2 Input Output Port Declaration 4.2.3 Code 4.2.4 Test-bench 4.2.5 Result and Output 4.3 Mantissa Calculation 4.3.1 Pseudo-code 4.3.1 Pseudo-code 4.3.2 Input Output Port Declaration 4.3.3 Code 4.4.4 Exponent Calculation 4.3.1 Pseudo-code 4.4.2 Input Output Port Declaration 4.3.3 Code 4.4.4 Exponent Calculation 4.4.1 Pseudo-code 4.4.2 Input Output Port Declaration 4.4.3 Code 4.5 Test Bench and Result 4.5.1 Code of the Test Bench 4.5.2 Result  Conclusion 5.1 Summary of the Work |

# List of Figures

| 1.1  | Block diagram of total system                                              | 8  |
|------|----------------------------------------------------------------------------|----|
| 2.1  | Steps of Top down Approach                                                 | 13 |
| 2.2  | Icarus Compiler home page                                                  | 16 |
| 2.3  | Icarus Compiler installation step 1                                        | 17 |
| 2.4  | Icarus Compiler installation step 2                                        | 17 |
| 2.5  | Icarus Compiler installation step 3                                        | 18 |
| 2.6  | Icarus Compiler installation step 4                                        | 18 |
| 2.7  | Icarus Compiler installation step 5                                        | 19 |
| 2.8  | Icarus Compiler installation step 6                                        | 19 |
| 3.1  | State diagram of fractional decimal to binary conversion                   | 23 |
| 3.2  | State diagram for sign bit calculation                                     | 24 |
| 3.3  | state diagram of mantissa calculation                                      | 26 |
| 3.4  | State diagram of exponent calculation when integer part is not $0 \dots$   | 28 |
| 3.5  | State diagram of exponent calculation when integer part is $0 \dots \dots$ | 28 |
| 4.1  | Fractional to binary module                                                | 30 |
| 4.2  | Comparison between RTL and Non RTL ouput                                   | 34 |
| 4.3  | Fractional to binary module                                                | 35 |
| 4.4  | Comparison between RTL and Non-RTL Code outputs for sign bit               |    |
|      | $\qquad \qquad module \ . \ . \ . \ . \ . \ . \ . \ . \ . \ $              | 38 |
| 4.5  | Mantissa module                                                            | 40 |
| 4.6  | Exponent Module                                                            | 43 |
| 4.7  | Test bench result(sample 1-5)                                              | 50 |
| 4.8  | Test bench result(sample 6-10)                                             | 50 |
| 4.9  | Test bench result(sample 11-15)                                            | 51 |
| 4.10 | Test bench result(sample 16-20)                                            | 51 |

# List of Tables

| 1.1 | IEEE 754 bit representation of A , B $\dots$ | 7  |
|-----|----------------------------------------------|----|
| 2.1 | Different formats of IEEE 754                | 10 |

# Chapter 1

# Introduction

In this present world of science and technology we handling more and more data. A great amount of this data comes under the umbrella of floating point. To facilitate the calculation of floating point numbers we are designing a Application-specific integrated circuit. We are going to convert floating point decimal numbers to single precision IEEE-754 binary number using Verilog . This should follow RTL rules and standard.

## 1.1 Problem Definition

We have to convert real numbers to single precision IEEE-754 floating point format using Verilog. The code should follow RTL rules and standard.

Let's suppose 2 floating-point numbers A and B where A=-18.0 and B=9.5 Binary representation of the operands:

$$A = -10010.0$$
  
 $B = +1001.1$ 

Normalized representation of the operands:

$$A = -1.001 X 2^4 \text{ exponent} = 4+127$$
  
 $B = +1.0011 X 2^3 \text{ exponent} = 3 + 127$ 

IEEE-754 representation of A and B are

| Decimal number | Sign Bit | Exponent | Mantissa                  |
|----------------|----------|----------|---------------------------|
| A              | 1        | 10000011 | 0010000000000000000000000 |
| В              | 0        | 10000010 | 0011000000000000000000000 |

Table 1.1: IEEE 754 bit representation of A, B

#### **Principal Tasks**

In this this problem scenario we have to perform the following tasks to achieve our



Figure 1.1: Block diagram of total system

goal.

- 1. Converting fractional part to Binary
- 2. Mantissa calculation
- 3. Exponent calculation
- 4. Sign bit calculation
- 5. Writing testbenches and synthesizing

#### 1.2 Motivation

With passing time we need more and more fast calculation. But we can not improve CPU performance to a great extent. But we can get huge facility from task specific chip design. In present world we dealing with lots of number every second and floating point numbers are the indispensable part of it. While many applications could benefit from floating-point processing, this technology limitation forces a fixed-point implementation. Some applications are given below

- Wireless communications
- Radar
- Medical imaging
- Motor control
- All could benefit from the high dynamic range afforded by floating-point processing.

# 1.3 Research Challenges

The format is supported by microprocessor architectures. However, the IEEE 754 format is inefficient to implement in hardware level. Also floating-point processing is not supported in VHDL or Verilog. Newer versions, such as SystemVerilog, allow floating-point variables .But industry-standard synthesis tools do not support floating-point technology. The mantissa includes an implicit 1. Each mantissa digital representation of range [0:0.999..], actually maps to a value in the range of [1:1.999..]. Sign bit is treated separately, rather than using traditional twos complement signed representation. In floating-point processors, the CPU core has special circuits to perform floating point operations because of its complexity. Typical CPUs operate serially, so one or a small number of computational units are used to implement the sequence of software operations. Floating-point results cannot be verified by comparing bit for bit, as is typical in fixed point arithmetic. The reason is that floating-point operations are not associative.

# Chapter 2

# **Background Study**

# 2.1 IEEE 754 Floating Point Standard

IEEE-754 floating point standard is the most common representation today for real numbers on computers. Although there are other representations, it is the most common representation used for floating point numbers.

There are multiple variants of IEEE-754 formats.

- Half precision
- Single precision
- Double precision
- Quadruple precision
- Octuple precision

The larger the precision the bigger and dynamic is the range of number it can represent.

| Name       | Common Name         | Base | Significand Bits | Exponent Bits | Exponent Bias |
|------------|---------------------|------|------------------|---------------|---------------|
| Binary 16  | Half precision      | 2    | 11               | 5             | 15            |
| Binary 32  | Single precision    | 2    | 24               | 8             | 27            |
| Binary 64  | Double precision    | 2    | 53               | 11            | 1023          |
| Binary 128 | Quadruple precision | 2    | 113              | 15            | 16383         |
| Binary 256 | Octuple precision   | 2    | 237              | 19            | 262143        |

Table 2.1: Different formats of IEEE 754

We are working with single precision floating point format. It's total Length is 32 bits.

• Sign bit : 1 bit

• Exponent: 8 bits

• Mantissa: 23 bits

• Exponent Bias: 127

• Range of representation:  $1.18X10^{38}$  to  $3.4X10^{+}38$ 

The number in binary, must be normalized. The integer part must always be equal to 1 .The exponent, an integer value, is not represented in 2's-complement, rather in a biased representation. a bias of 127 is added to the exponent. As the value 0 can not be normalized, a special representation is reserved for. All bits to zero. In general, the values 00000000 and 11111111 from the exponent field are reserved for special cases. They are not biased values 000000000 is used for non-normalized values. 11111111 is used for infinity and NaN(not a number)

# 2.2 Application Specific Integrated Circuit

ASIC stands for Application-Specific Integrated Circuit. It is a microchip which is design to execute hashing algorithm as fast as possible and ASIC is built for a custom single hash algorithm. It has an ability to calculate 100,000 times faster hash then best CPU.

An ASIC (application-specific integrated circuit) is a microchip designed for a special application, such as a particular kind of transmission protocol or a hand-held computer. We can contrast it with general integrated circuits, such as the microprocessor and the random access memory chips in your PC. ASICs are used in a wide-range of applications, including auto emission control, environmental monitoring, and personal digital assistants (PDAs).

An ASIC can be pre-manufactured for a special application or it can be custom manufactured (typically using components from a "building block" library of components) for a particular customer application.

# 2.3 Verilog

Verilog is a HARDWARE DESCRIPTION LANGUAGE (HDL). A hardware description language is a language used to describe a digital system. Such as:

- Network switch
- Processor and microprocessor
- Memory etc.

Using Verilog one can describe any digital hardware and also simulate to see result Every design, regardless of complexity, was designed through schematics. They were difficult to verify and error-prone, resulting in long, tedious development cycles of design. The Verilog design cycle is more like a traditional programming one.

#### 2.3.1 Verilog design styles

#### Bottom up approach:

More traditional approach Each design is performed at the gate-level using the standard gates With more complexity becomes hard to follow.

#### Top down approach:

It is the desired design-style A real top-down design allows early testing, easy change of different technologies. Most designs are a mix of both methods, implementing some key elements of both design styles.



Figure 2.1: Steps of Top down Approach

# 2.3.2 Verilog Abstraction Level

Verilog supports designing at many different levels of abstraction. 3 of them are very important.

- Behavioral level
- Register-Transfer Level
- Gate Level

#### Behavioral level Coding:

This level describes a system by concurrent algorithms

Each algorithm itself is sequential, that means it consists of a set of instructions that are executed one after the other.

Functions, Tasks and Always blocks are the main elements.

There is no regard to the structural realization of the design.

#### Register transfer level Coding:

Designed to specify the characteristics of a circuit by operations and the transfer of data between the registers. An explicit clock is used. RTL design contains exact timing bounds . Any code that is synthesizable is RTL code

### Gate level Coding:

Within the logic level the characteristics of a system are described by logical links and their timing properties. Using gate level modeling might not be a good idea for any level of logic design. Gate level code is generated by tools like synthesis tools which is called Netlist .Netlist is used for gate level simulation and for backend.

#### 2.3.3 Simulation

Simulation is the process of verifying the functional characteristics of models at any level of abstraction. We use simulators to simulate the Hardware models. To test if the RTL code meets the functional requirements of the specification. To achieve this we need to write a testbench, which generates clk, reset and the required test vectors. Normally 60-70 % of time is spent in design verification.

### 2.3.4 Synthesis

Synthesis is the process in which the RTL code is transformed into hardware design using gates, mux, flip-flops etc. After synthesis we can see how our code looks inn terms of logic gates and physical devices. Synthesis can be done by synthesis tools not compiler. Like: Vivado hls.

# 2.3.5 Designing FSM

FSM is the main brain of any module. A good designed FSM is essential to code efficiently. A very good understanding of the problem is necessary before designing. An worked out example of the problem is very helpful towards designing an effective FSM.

Care should be given towards designing the default state in case of any anomaly in the program .Be careful about the register lengths and mention their changes in the state diagram. Too much details should be avoided in the diagram.

#### FSM Coding in Verilog:

It is a bad practice to use loops in RTL Coding, most cases it is unsupported and avoided. Instead FSM are designed and Coded for RTL Coding.Normally in any FSM there are two parts

#### (1) Sequential Logic part:

Sequential logic's output depends not only on the present value of its input signals but on the sequence of past inputs and the input history as well. It is executed sequentially. This part calculates both Register value changes and Output calculation

#### (2) Combinational Logic part:

Combinational Logic Circuits are memory less digital logic circuits whose output at any instant in time depends only on the combination of its inputs. It is normally the calculation of next state. It is very important that any asynchronous signal to the next state logic be synchronized before being fed to the FSM. This means waiting for sequential logic part to be completed before feeding the next state logic ultimaely synchronizing the whole process.

#### 2.3.6 Writing Test bench

Writing a test bench is as important and complex as writing the RTL code itself. Main purpose of the test bench is to check outputs (validation). Before writing test bench a good understanding of different outputs the program might generate is necessary. Determine different test scenarios should be generated.

Here we mainly write behavioral code for the program (it is similar to 'C' language) and compute the output.In other part we pass the input to RTL program and wait for its Completion . At last check both Outputs.We try to perform test on wide range of input.

Test bench are also written for checking the outputs manually. Three different functions can be used to observe the outputs (1) \$display (2) \$monitor (3) \$strobe

# Test bench Coding:

First declare all the output and input variables needed for the testing program. Then we generate the clock and declare the modules with appropriate input and output. Then write the reset logic FSM should start or stop working depending on the reset value it is normally in an initial block. After that start passing input and check how many clock cycles it needs to complete task.

We check the output manually using \$monitor function at first. If it is ok then write c-like code for the program and inside a loop run the both c-like and RTL code and automatically match their output and display result. The c-like code can generate output instantly but RTL takes some time() . So maintain delay accordingly before checking both outputs.

# 2.4 Verilog Compiler (Icarus)

There are many Compiler to compile verilog for free Icarus is one of them which supports latest verilog constructs It can also compile both RTL and Behavioral codes

#### 2.4.1 Where to download

Icarus is also low in size can be easily used from command prompt. GTKWAVE is a software to observe the waveforms of variables and clock which is included with the Icarus .Icarus can be downloaded from http://bleyer.org/icarus/



Figure 2.2: Icarus Compiler home page

# 2.4.2 How to setup environment

After downloading Icarus it have has to be installed properly. Video demonstration for Icarus environment setup is available here https://www.youtube.com/watch?v=3Xm6fgKA094



Figure 2.3: Icarus Compiler installation step 1



Figure 2.4: Icarus Compiler installation step 2



Figure 2.5: Icarus Compiler installation step 3



Figure 2.6: Icarus Compiler installation step 4



Figure 2.7: Icarus Compiler installation step 5



Figure 2.8: Icarus Compiler installation step 6

# Chapter 3

# Design Methodology

Floating-Point Design-Flow Methodology in verilog: Hardware is typically designed using an HDL, either Verilog or VHDL. These languages are fairly low level. This languages also requires the designer to specify all data widths at each stage and specify each register level. Although some higher level languages support foat variables but they does not support the synthesis of floating-point arithmetic operations.

To implement the IEEE-754 using HDL would be very arduous. Because of this the use of floating-point processing in hardware-based designs has been greatly discouraged.

# 3.1 Design Principles and Conditions

To design a floating point converter we have kept the following principles in mind.

- 1. Collaborate on the design: Our goal is to design a floating point converter. which could be translated into hardware later on added onto a embedded system.
- 2. Adhere to industry standards: The design and the code should follow industry standards. The design also should follow hardware standards for lower level systems.
- 3. Synchronous: The design should be synchronous to one or more clocks.
- 4. Modular: The design should be modular. So that it could be integrated as a whole system or any of its module could be integrated to any system.
- 5. Continuous: The design should be able to take continuous inputs and give output with minimum delay.
- 6. RTL Code: The design should easily be translated into RTL codes

# 3.2 Design of the Floating Point Converter

The whole converter design can be divided into 4 parts.

- 1. Design of fractional decimal to Binary Converter
- 2. Design of sign bit module
- 3. Design of Exponent module
- 4. Design of Exponent module

# 3.3 Design of fractional decimal to Binary Converter

Real numbers can be divided into 2 parts. Integer and Fractional part. Integer part can easily be converted to binary. But for fractional part a new algorithm should be devised.

### 3.3.1 Inputs and Outputs

As verilog cant handle floats, Here input is the integer of the fractional value. Output will be 8 bit binary of the fractional value

## 3.3.2 Numerical Examples

An worked out Example:

value = .35

```
\begin{aligned} & Program in put = 35 \\ & Result = [0] * 8 \end{aligned} Start: \\ & i = 0 \\ & Data = 35 \\ & Data = 35 * 2 = 70 \\ & Result[i] = 70/100 = 0 \\ & Data = 70\%100 = 70 \end{aligned} i = 1: \\ & Data = 70 \\ & Data = 70 \\ & Data = 70 * 2 = 140 \\ & Result[i] = 140/100 = 1 \\ & Data = 140\%100 = 40 \end{aligned}
```

```
i = 2:
Data = 40
Data = 40 * 2 = 80
Result[i] = 80/100 = 0
Data = 80\%100 = 80
i = 3:
Data = 80
Data = 80 * 2 = 160
Result[i] = 160/100 = 1
Data = 160\%100 = 60
i = 4:
Data = 60
Data = 60 * 2 = 120
Result[i] = 120/100 = 1
Data = 120\%100 = 20
```

## 3.3.3 Algorithm

Algorithm 1 shows how to convert fractional decimal to fractional binary.

#### Algorithm 1 Algorithm for Fractional Binary conversion

```
data \leftarrow binaryof(input)
count \leftarrow 0
result \leftarrow' 00000000'
\mathbf{while}\ count < 8\ \mathbf{do}
data \leftarrow data * 2
result[count] \leftarrow data/100
data \leftarrow data\%100
\mathbf{if}\ data == 0\ \mathbf{then}
Break
\mathbf{else}
count \leftarrow count + 1
\mathbf{end}\ \mathbf{if}
\mathbf{end}\ \mathbf{while}
```

## 3.3.4 Finite State Machine



Figure 3.1: State diagram of fractional decimal to binary conversion

# 3.4 Design of sign bit module

Sign bit is the first bit of IEEE-754 representation. it is of 1 bit length. if the number is positive then the value is 1, otherwise the value becomes 0.

#### 3.4.1 Inputs and Outputs

Here input is the real number and output is sign bit. which is very easy to calculate.

#### 3.4.2 Numerical Example

#### An Worked out Example:

```
real\_number = 3.5

integer\_part = 3

fractional\_part = 50

integer\_part > 0

so, sign\_bit = 0
```

### 3.4.3 Algorithm

#### Algorithm 2 Algorithm for Sign Bit Calculation

```
if integer\_part > 0 then Sign\_bit \leftarrow 0 else Sign\_bit \leftarrow 1 end if
```

Algorithm 2 shows sign bit calculation.

#### 3.4.4 Finite State Machine



Figure 3.2: State diagram for sign bit calculation

# 3.5 Design of the Mantissa Module

Mantissa is the largest part which is of 23 bits long.

### 3.5.1 Inputs and Outputs

Here, the input will be the real number and output will be 23 bit mantissa.

#### 3.5.2 Numerical Example

#### An Worked out Example:

```
real\_number = 9.39

binary = 1001.01100011

first\ 1 is situated at 4th place from the decimal

so\ leftshift\ (4-1) = 3\ times

after\ left\ shift\ binary = 1.0010110001100000000000

mantissa = 0010110001100000000000
```

## 3.5.3 Algorithm

#### Algorithm 3 Algorithm for mantissa calculation

```
integer \leftarrow binary(integer\_part)

fraction \leftarrow binary(fractional\_part)

Mantissa \leftarrow \{integer, fraction\}

\mathbf{while} \ mantissa[0] \neq 1 \ \mathbf{do}

mantissa \leftarrow leftshift(mantissa)

i \leftarrow i + 1

\mathbf{end} \ \mathbf{while}

output \leftarrow leftshift(mantissa)
```

Algorithm 3 shows mantissa calculation.

#### 3.5.4 Finite State Machine



Figure 3.3: state diagram of mantissa calculation

# 3.6 Design of the Exponent Module

Exponent is of 8 bit which can be calculated from either integer part or fractional part.

### 3.6.1 Inputs and Outputs

Here, the input will be the real number and output will be 8 bit exponent.

### 3.6.2 Numerical Example

#### An Worked Out Example:

```
real_number = 9.39

binary = 1001.01100011

first 1 is situated at 4th place from the decimal

so leftshift (4-1) = 3 times

after left sihift binary = 1.00101100011 * 2^3

exponent = 127 + 3 = 130
```

# 3.6.3 Algorithm

### Algorithm 4 Algorithm for Exponent Calculation

```
 \begin{aligned} & \textbf{if } integer\_part \neq 0 \textbf{ then} \\ & \textbf{while } integer\_part[count] \neq 1 \textbf{ do} \\ & count \leftarrow count + 1 \\ & \textbf{end while} \\ & exponent \leftarrow 127 + count \end{aligned}   \begin{aligned} & \textbf{else} \\ & \textbf{while } fractional\_part[count] \neq 1 \textbf{ do} \\ & count \leftarrow count + 1 \\ & \textbf{end while} \\ & exponent \leftarrow 127 - count - 1 \end{aligned}   \end{aligned}   \begin{aligned} & \textbf{exponent} \leftarrow 127 - count - 1 \\ & \textbf{end if} \end{aligned}
```

Algorithm 4 shows how to calculate exponent.

#### 3.6.4 Finite State Machine



Figure 3.4: State diagram of exponent calculation when integer part is not 0



Figure 3.5: State diagram of exponent calculation when integer part is 0

# Chapter 4

# Implementation and Results

# 4.1 Converting fractional part to Binary

This module will convert fractional part of the real number into binary. Here our Input range is .01 to .99.

Input is an integer of the fractional value.

- For .5 input is 50
- For .05 input is 5

Output is 8 bit binary of fractional value

#### 4.1.1 Pseudo-code

Here is the Pseudo-code for converting Fractional numbers into Binary for our module

```
\begin{array}{l} data \leftarrow binary(input) \\ count \leftarrow 0 \\ result[0:7] \leftarrow 8'b00000000 \\ \textbf{while } count < 8 \textbf{ do} \\ data \leftarrow data * 2 \\ result[count] \leftarrow data/100 \\ data \leftarrow data\%100 \\ \textbf{if } data == 0 \textbf{ then} \\ Break \\ \textbf{else} \\ count \leftarrow count + 1 \\ \textbf{end if} \\ \textbf{end while} \end{array}
```

### 4.1.2 Input Output Port Declaration

This Module has 3 input ports and 2 output ports. Details of them are given below.

- Clock: Input Clock signal
- 1 bit input valid: Input Check whether the input is valid or invalid. If valid module starts conversion.
- 8 bit fraction part: Input Binary of integer value of the fractional part
- 8 bit binary of fraction value: Output binary of decimal fraction
- 1 bit output done flag: This bit is set when calculation is completed and output is ready.



Figure 4.1: Fractional to binary module

#### 4.1.3 Code

#### Module Declaration

```
/* this module converts data register value
to equivalent fractional value in binary */

module frac_bin
(
   input clk,
   input input_valid,
   input [7:0] data, // fractional part integer value
   output [0:7] frac,
   output output_valid
);
```

#### **Data Initialization**

```
reg [1:0] ns; // temporary holds next state value
reg [1:0] next_state; // holds next state value for FSM
reg result; // 1 bit
```

```
reg [0:7] result_reg; // temp output
reg [0:7] output_reg; // output register
\mathbf{reg} \ [7:0] \ \mathrm{data\_reg} \; ; \ /\!/ \ input \ register
reg [3:0] count; // 4 bit
reg output_valid_reg; // output done flag
reg input_valid_reg; // input taken flag
// for reset we are initializing values
always @(posedge input_valid) begin
    output_valid_reg = 1'b0;
    input_valid_reg = 1'b1;
    data_reg = data; // input reg
    ns = 2'b00; // next state
end
FSM
always @(ns) begin // state transition
    next_state = ns;
end
always @(posedge clk) begin
    if (input_valid_reg)begin
        case (next_state)
             2'b00:begin
                 result_reg = 8'b0; // result register initialization
                 count = 0; // count
                 ns = 2'b01; // next_state
            end
             2'b01:begin
             // output is 8 bit so maximum 8 times
                 if (count < 8) begin
                     data_reg = \{data_reg << 1\};
                     // data = data * 2
                     count = count + 1;
                     ns = 2'b10; // next state
                 end
                 else begin
                     ns = 2'b11; // transition to output state
                 end
            end
             2'b10:begin
                 result = data_reg / 100;
                 result_reg[count-1] = result;
                 data_reg = data_reg \% 100;
                 if (data_reg = 0)begin // if 0, go to output state
                     ns = 2'b11;
                 end
```

```
else
                     ns = 2'b01;
            end
            2'b11:begin
                 output_reg = result_reg;
                 output_valid_reg = 1'b1;
                 input_valid_reg = 1'b0; // output state
                 ns = 2'bxx;
            end
            2'bxx:begin
            end
        endcase
    end
end
Output assignment
// output assignment
assign frac = output_reg;
assign output_valid = output_valid_reg;
endmodule
```

#### 4.1.4 Test-bench

This test bench only Test this module to check its accuracy and performance. The Code Runs the algorithm with C- like code and RTL Code Then matches the both outputs and shows result.

```
// test bench module for frac_bin module

'include "bin2.v"

module frac_bin_tb(); // testbench
reg clock , input_valid;
reg [7:0] data = 0; // fractional part input
wire [0:7] frac;
wire output_valid; // output

// loop variables
integer i;
integer j;

reg [0:7] test_output;
reg [7:0] test_data;
reg matched; // for checking both outputs
```

```
initial begin
 clock = 1;
 $display("Input _____Test _Output _____RTL_Output");
 // code for test output
 for (i = 1; i < 100; i = i + 1) begin
     test_output = 8'b0;
     test_data = i;
     for(j = 0; j < 8; j = j + 1) begin
       test_data = test_data * 2;
       test_output[j] = test_data / 100;
       test_data = test_data % 100;
     end
     // Running Rtl module
     #2 input_valid = 0;
     #1 data = data + 1;
     \#2 \text{ input\_valid} = 1;
     // waiting for rtl to finish
     #100
     //displaying and comparing both outputs
     if (test_output == frac) matched = 1'b1;
     else matched = 1'b0;
     if (i < 10)
       if (matched)
        i, test_output, frac);
       else
        i, test_output, frac);
     else
       if (matched)
        i, test_output, frac);
       else
        i,test_output,frac);
 end
 #100 $finish;
end
always
\#2 \operatorname{clock} = \operatorname{clock};
frac_bin U_frac_bin(
 clock , // Clock
```

```
input_valid , // reset
data, // input value
frac , // output reg
output_valid
);
endmodule
```

### 4.1.5 Result and Output

```
00000111
00001010
00001111
00010100
               00010100
00010111
00011100
00011110
00100110
               00100110
              00101000
00101011
00101000
00101011
               00110000
00110101
               00110101
00111101
               00111101
               01000111
01001010
               01001010
01001100
01010100
               01010100
```

Figure 4.2: Comparison between RTL and Non RTL ouput

Figure 4.2 shows a Comparison between RTL and Non-RTL Code outputs. Here We can see that the module gives a 100% correct result.

# 4.2 Sign Bit Calculation

This module compares the integer part value and calculates the sign bit. If the integer part is a negative number than it also convert it to a positive number which is required for our later calculations.

#### 4.2.1 Pseudo-code

Here is the Pseudo-code for calculation of sign bit for the module.

```
\begin{array}{l} \textbf{if } integer\_part > 0 \textbf{ then} \\ Sign\_bit \leftarrow 0 \\ \textbf{else} \\ Sign\_bit \leftarrow 1 \\ integer\_part \leftarrow integer\_part * -1 \\ \textbf{end if} \end{array}
```

### 4.2.2 Input Output Port Declaration

This Module has 3 input ports and 3 output ports. Details of them are given below.

- Clock: Input Clock signal
- 1 bit input valid: Input Check whether the input is valid or invalid. If valid module starts conversion.
- 15 Bit integer: 15 bit Binary of integer part
- 1 bit sign bit: Output sign bit.
- 15 bit positive integer: Positive value of the input integer part.
- 1 bit output done flag: This bit is set when calculation is completed and output is ready.



Figure 4.3: Fractional to binary module

#### 4.2.3 Code

```
Module Declaration
```

```
module sign (
    input clk,
    input [14:0] intg,
    input input_valid ,
    output sign_bit,
    output [14:0] intg_out,
    output output_valid
);
// registers for inputs and outputs
reg [14:0] intg_reg;
reg [14:0] intg_reg_out;
reg sign_bit_reg;
reg output_valid_reg = 1'b0;
Fsm and Output
// output calculation
always @(posedge input_valid) begin
  intg\_reg = intg;
  // checking msb to determine sign
  \mathbf{if} (intg[14] = 0) \mathbf{begin}
    sign_bit_reg = 1'b0;
    intg_reg_out = intg_reg; // absolute value of integer part
  end
  else begin
    sign_bit_reg = 1'b1;
    intg\_reg\_out = intg\_reg * -1; // absolute value of integer part
  end
  output_valid_reg = 1'b1;
end
// output assignment
assign intg_out = intg_reg_out;
assign sign_bit = sign_bit_reg;
assign output_valid = output_valid_reg;
endmodule //
```

#### 4.2.4 Test-bench

This test bench only Test this sign bit module to check its accuracy and performance. The Code Runs the algorithm with C- like code and RTL Code Then matches the both outputs and shows result.

```
"include "sign_bit.v"
module sign_bit_tb();
         seed, i, j;
integer
reg clock , input_valid;
reg [14:0] intg;
reg [14:0] intg_f;
wire [14:0] intg_out;
wire sign_bit;
wire output_valid; // output
initial begin
    clock = 1;
    for (i=0; i<10; i=i+1)
    begin
         intg=$urandom %100;
         if (i\%2 = 0) begin
             intg = intg * -1;
        end
         $display("Integer_Input: \%d", intg);
         if (intg[14]=0) begin
           display("Non\_RTL\_output:\_Sign\_bit == 0,
= \frac{1}{2} integer_out = \frac{1}{2} intg);
        end
         else begin
           intg_f = intg * -1;
           $\display("\Non_RTL_output:_Sign_bit == 1,
= -\%d, \quad integer_out = -\%d, \quad intg_f);
        #2 input_valid = 0;
        #2 input_valid = 1;
        #200
         display("----RTL\_output: \_Sign\_bit == -\%d,
""" integer_out == "%d", sign_bit, intg_out);
    end
    $finish;
end
```

```
always
#2 clock = ~clock;

sign U_sign(
    clock,
    intg,
    input_valid,
    sign_bit,
    intg_out,
    output_valid
);
endmodule
```

# 4.2.5 Result and Output

```
ahmed munna@DESKTOP-5239AD9 MINGW64 /f/decimal to ieee_754/decimal to ieee_754/c
$ vvp test
Integer Input: 32672
Non RTL output: Sign_bit = 1, integer_out =
--- RTL output: Sign_bit = 1, integer_out =
                                                    96
Integer Input:
Non RTL output: Sign_bit = 0, integer_out =
    RTL output: Sign_bit = 0, integer_out =
                                                    49
Integer Input: 32759
                                                     9
Non RTL output: Sign_bit = 1, integer_out =
  - RTL output: Sign_bit = 1, integer_out =
Integer Input:
Non RTL output: Sign_bit = 0, integer_out =
    RTL output: Sign_bit = 0, integer_out =
                                                    39
Integer Input: 32763
                                                     5
5
Non RTL output: Sign_bit = 1, integer_out =
    RTL output: Sign_bit = 1, integer_out =
Integer Input:
Non RTL output: Sign_bit = 0, integer_out =
                                                     5
5
    RTL output: Sign_bit = 0, integer_out =
        Input: 32691
Integer
Non RTL output: Sign_bit = 1, integer_out =
                                                    77
    RTL output: Sign_bit = 1, integer_out =
Integer
        Input:
Non RTL output: Sign_bit = 0, integer_out =
                                                    34
    RTL output: Sign_bit = 0, integer_out =
                                                    34
Integer Input: 32759
Non RTL output: Sign_bit = 1, integer_out =
    RTL output: Sign_bit = 1, integer_out =
                                                     9
        Input:
Non RTL output: Sign_bit = 0, integer_out =
    RTL output: Sign_bit = 0, integer_out =
```

Figure 4.4: Comparison between RTL and Non-RTL Code outputs for sign bit module

Figure 4.4 shows a Comparison between RTL and Non-RTL Code outputs. Here We can see that the module gives a 100% correct result.

# 4.3 Mantissa Calculation

This module calculates the mantissa from the Integer and fractional part. The mantissa has 23 bits of length.

#### 4.3.1 Pseudo-code

Here is the Pseudo-code for calculation of mantissa for the module.

```
integer[0:14] \leftarrow binary(integer\_part)

fraction[0:7] \leftarrow binary(fractional\_part)

Mantissa[0:22] = \{integer, fraction\}

\mathbf{while} \ mantissa[0] \neq 1 \ \mathbf{do}

mantissa \leftarrow leftshift(mantissa)

i \leftarrow i + 1

\mathbf{end} \ \mathbf{while}

output \leftarrow leftshift(mantissa)
```

## 4.3.2 Input Output Port Declaration

• Clock:

Input Clock signal

#### • 1 bit input valid:

Input Check whether the input is valid or invalid. If valid module starts conversion.

#### • 8 bit fraction part :

Input Binary of integer value of the fractional part.

#### • 15 bit integer part:

Input binary of integer value

#### • 23 bit Mantissa:

Output Mantissa

#### • 1 bit output done flag:

This bit is set when calculation is completed and output is ready.

#### 4.3.3 Code

#### **Module Declaration**

```
/*
this module computes 23 bit mantissa from 15 bit binary of integer part and 8 bit binary of fractional part.
```



Figure 4.5: Mantissa module

```
module mantissa
(
   input clk,
   input input_valid, // input taken flag
   input [14:0] intg, // integer part binary
   input [7:0] frac, // fractional part binary
   output [22:0] mantissa, // 23 bit mantissa
   output output_valid // output done flag
);
```

#### **Data Initialization**

```
reg [1:0] ns; // temporary holds next state value
reg [1:0] next_state;
reg [14:0] reg_intg; // integer part binary value
reg [7:0] reg_frac; // fractional part binary value
reg input_valid_reg; // input_valid flag
// reg for outputs
reg [22:0] reg_mantissa;
reg [22:0] out_mantissa;
reg output_valid_reg;
// for input valid we are initializing values
always @(posedge input_valid) begin
    input_valid_reg = 1'b1;
    reg_intg = intg;
    reg_frac = frac;
    ns = 2'b00; // next state
end
```

#### FSM

```
always @(ns) begin // state transition
    next_state = ns;
    // $display("%b----%b", ns, reg_mantissa);
end
// always @(mantissa) begin
       $\display("output: \%b", mantissa); // displaying Output
// end
always @(posedge clk) begin
    if (input_valid_reg)begin
        case (next_state)
            2'b00:begin
                 reg_mantissa = {reg_intg, reg_frac};
                 // $display("reg_mantissa: %b", reg_mantissa);
                 ns = 2'b01; // next_state
            end
            2'b01:begin
                 if (reg_mantissa[22] = 1)begin
                     ns = 2'b11; // next_state
                end
                 else begin
                     reg_mantissa = {reg_mantissa << 1};</pre>
                     ns = 2'b10; // next_state
                end
            end
            2'b10:begin
                 ns = 2'b01; // next_state
            end
            2'b11:begin
                 // storing outputs
                 out_mantissa = {reg_mantissa << 1};
                 output_valid_reg = 1'b1;
            end
            2 'bxx : begin
            // default case
            end
        endcase
    end
end
Output Assignment
// output assignment
assign mantissa = out_mantissa;
assign output_valid = output_valid_reg;
endmodule
```

# 4.4 Exponent Calculation

This module will calculate the exponent which is 8 bit of length from the input real number.

#### 4.4.1 Pseudo-code

Here is the Pseudo-code for calculation of exponent for the module.

```
 \begin{aligned} & \textbf{if } integer\_part \neq 0 \textbf{ then} \\ & \textbf{while } integer\_part[count] \neq 1 \textbf{ do} \\ & count \leftarrow count + 1 \\ & \textbf{end while} \\ & exponent \leftarrow 127 + 14 - count \\ & \textbf{else} \\ & \textbf{while } fractional\_part[count] \neq 1 \textbf{ do} \\ & count \leftarrow count + 1 \\ & \textbf{end while} \\ & exponent \leftarrow 127 - count - 1 \\ & \textbf{end if} \end{aligned}
```

# 4.4.2 Input Output Port Declaration

#### • Clock:

Input Clock signal

#### • 1 bit input valid:

Input Check whether the input is valid or invalid. If valid module starts conversion.

#### • 8 bit fractional part:

Input Binary of integer value of the fractional part.

#### • 15 bit integer part:

Input binary of integer value

#### • 8 bit Exponent:

Output Exponent

#### • 1 bit output done flag:

This bit is set when calculation is completed and output is ready.

Figure 4.6 shows the input output declaration for the exponent module.



Figure 4.6: Exponent Module

#### 4.4.3 Code

#### Module Declaration

```
/*
    this module computes 8 bit exponent from 15 bit binary
    of integer part and 8 bit binary of fractional part.
*/

module exponent
(
    input clk,
    input input_valid, // input taken flag
    input [14:0] intg, // integer part binary
    input [7:0] frac, // fractional part binary
    output [7:0] exponent_out, // 8 bit exponent
    output output_valid // output done flag
);
```

#### **Data Initialization**

```
reg [1:0] ns; // temporary holds next state value
reg [1:0] next_state;
reg [14:0] reg_intg; // integer part binary value
reg [7:0] reg_frac; // fractional part binary value
reg input_valid_reg;

// registers for outputs
reg [7:0] reg_exponent;
reg output_valid_reg;
reg process;
reg [3:0] count;

// exponent_out = 0;
// for input valid we are initializing values
```

```
always @(posedge input_valid) begin
    output_valid_reg = 0;
    input_valid_reg = 1'b1;
    if(intg = 0)begin
       reg_frac = frac;
       process = 0;
    end
    else begin
        reg_intg = intg;
        process = 1;
    end
    ns = 2'b00; // next state
end
FSM
always @(ns) begin // state transition
    next_state = ns;
                      ---\%b", ns, exponent);
    // $display("%b—
end
// executes when integer part is greater than zero
always @(posedge clk) begin
    if(input_valid_reg && process)begin
        case (next_state)
            2'b00:begin
                count = 0;
                ns = 2'b01; // next_state
            end
            2 'b01 : begin
                 if (reg_intg[14-count] = 1) begin
                     ns = 2'b11; // next_state
                end
                else begin
                     ns = 2'b10; // next_state
                end
            end
            2'b10:begin
                count = count + 1;
                ns = 2'b01; // next_state
            end
            2 'b11 : begin
                reg_exponent = 127 + 14 - count;
```

```
$display("%d, \%b", count, reg_intg);
                 input_valid_reg = 0;
                 output\_valid\_reg = 1;
            end
            2'bxx:begin
            end
        endcase
    end
end
// executes when integer part is equal to zero
always @(posedge clk) begin
    if(input_valid_reg && (!process))begin
        case (next_state)
            2'b00:begin
                 count = 0;
                 ns = 2'b01; // next_state
            end
            2'b01:begin
                 if (reg_frac[7-count] = 1) begin
                     ns = 2'b11; // next_state
                 end
                 else begin
                     ns = 2'b10; // next_state
                 \mathbf{end}
            end
            2'b10:begin
                 count = count + 1;
                 ns = 2'b01; // next_state
            end
            2'b11:begin
                 reg_exponent = 127 - count - 1;
                 // $display("%d", count);
                 input_valid_reg = 0;
                 output_valid_reg = 1;
            end
            2'bxx:begin
            end
        endcase
    end
end
Output Assignment
// output assignment
assign exponent_out = reg_exponent;
assign output_valid = output_valid_reg;
```

#### endmodule

### 4.5 Test Bench and Result

For testing purpose an automated test bench was written to test out RTL code output and non RTL code output. Inputs were taken randomly using the verilog random function.

#### 4.5.1 Code of the Test Bench

```
'include "sign_bit.v"
'include "bin2.v"
'include "mantissa.v"
'include "exponent.v"
module ieee_754_converter();
reg clock, test_Sign_bit;
reg [14:0] intg_reg;
    [14:0] test_intg;
\mathbf{reg}
    [22:0] mantissa_out_test;
\mathbf{reg}
reg [7:0] exponent_out_test;
reg
    [7:0]
           frac_inp;
           test_frac_out;
\mathbf{reg}
    [0:7]
reg [7:0] test_frac;
wire sign_bit;
wire [14:0] intg_out;
wire [0:7] frac_out;
wire [7:0] exponent_out;
wire [22:0] mantissa_out;
reg input_valid_sign;
reg input_valid_frac_bin;
reg input_valid_mantissa;
reg input_valid_exponent;
wire output_valid_sign;
wire output_valid_frac_bin;
wire output_valid_mantissa;
wire output_valid_exponent;
integer j, count, i;
initial begin
  clock = 1;
```

```
for (i=0; i<20; i=i+1)
begin
// \$ random (10000);
intg_reg = \$urandom\%200;
frac_inp = \$urandom\%100;
display("test_no: \d", i);
if(i \% 2 == 0) intg\_reg = intg\_reg * -1;
$display("inputs: \2%d, \2%d", intg_reg, frac_inp);
test_frac = frac_inp;
if (intg_reg[14]==0) begin
  test_intg = intg_reg;
  test_Sign_bit = 0;
end
else begin
  test_Sign_bit = 1;
  test_intg = intg_reg * -1;
end
for (j = 0; j < 8; j = j + 1) begin
  test_frac = test_frac * 2;
  test\_frac\_out[j] = test\_frac / 100;
  test\_frac = test\_frac \% 100;
end
$display("%b,%b,%b", test_Sign_bit, test_intg, test_frac_out);
// Mantissa
mantissa_out_test = {test_intg, test_frac_out};
while (mantissa_out_test[22]!= 1) begin
  mantissa\_out\_test = \{mantissa\_out\_test << 1\};
mantissa\_out\_test = \{mantissa\_out\_test << 1\};
// $\$display("\%b", mantissa_out_test);
// Exponent Calculation
if(test_intg = 0)begin
  count = 0;
  while (test\_frac\_out [count] == 0) begin
    count = count + 1;
  exponent_out_test = 127 - count - 1;
end
else begin
  count = 0;
```

```
while (\text{test\_intg} [14-\text{count}] == 0) begin
      count = count + 1;
    exponent_out_test = 127 + 14 - count;
  end
  // $display("%d", exponent_out_test);
  input_valid_sign = 0;
  input_valid_frac_bin = 0;
  \#1 \text{ input_valid_sign} = 1;
  #1 input_valid_frac_bin = 1;
  #100
  intg\_reg = intg\_out;
  frac_inp = frac_out;
  // $\sqrt{display("\%b,\%b,\%b", sign_bit, intg_reg, frac_inp);}
  // $display("Sign Bit: %b", sign_bit);
  input_valid_exponent = 0;
  input_valid_mantissa = 0;
  input\_valid\_exponent = 1;
  input_valid_mantissa = 1;
  #750
  if (sign_bit=test_Sign_bit)
    $\display(\"Sign_Bit:\\\dum_\dum_\dum_Matching\", sign_bit,
    test_Sign_bit);
  else
    $\display("\Sign_Bit: \_\%d_\__\_\\%d_\__\Not_\Matching", \sign_bit,
    test_Sign_bit);
  if (exponent_out=exponent_out_test)
    $display("Exponent: \_%d\__\_\%d\__\_Matching", exponent_out,
    exponent_out_test);
  else
    $\display("Exponent: \_\%d_\__\_\%d_\__\_Not_Matching",
    exponent_out_test, exponent_out_test);
  if ( mantissa_out==mantissa_out_test )
    $display("Mantissa: _\%b_-__\%b_-__ Matching",
    mantissa_out, mantissa_out_test);
  else
    $display("Mantissa: _%b_—_%b_—_Not_Matching",
    mantissa_out, mantissa_out_test);
  // #100 ;
  end
  #100
  $finish;
end
```

```
always
\#2 \operatorname{clock} = \operatorname{clock};
sign u_sign (
    clock,
    intg_reg,
    input_valid_sign ,
    sign_bit,
    intg_out,
    output_valid_sign
);
frac_bin U_frac_bin(
  {
m clock} , // {
m \it Clock}
  input_valid_frac_bin , // reset
  frac_inp , // input value
  frac_out, // output reg
  output_valid_frac_bin
);
exponent U_exponent(
  clock , // Clock
  input_valid_exponent, // reset
  intgreg, // input value
  frac_inp,
  exponent_out,
  output_valid
);
mantissa U_mantissa (
  clock , // Clock
  input_valid_mantissa, // reset
  intgreg, // input value
  frac_inp,
  mantissa_out,
  output_valid_mantissa
);
endmodule //
```

#### 4.5.2 Result

For testing purpose multiple random numbers were generated and through the testbench the outputs were tested. It was seen that it was giving correct outputs for the inputs. The whole algorithm was written in behavioral code(non-rtl) in the test bench. Then outputs were collected and matched against the RTL outputs. Both of them were similar. Although RTL code follows a exclusive clock it took much greater time to complete compared to Non-RTL code.

Figure 4.7: Test bench result(sample 1-5)

Figure 4.8: Test bench result(sample 6-10)

Figure 4.9: Test bench result(sample 11-15)

Figure 4.10: Test bench result(sample 16-20)

# Chapter 5

# Conclusion

# 5.1 Summary of the Work

We are converting fractional decimal number to IEEE-754 single precision binary number. To implement this task we have broken down our task in five major portion. (1)Converting fractional part to Binary (2)Mantissa calculation (3) Exponent calculation (4) Sign bit calculation (5) Writing test benches and synthesizing. For each of these except last one we followed a common approach. At first Pseudo-code is written down after that input output ports for module are declared and lastly module is implemented using Verilog code.

In Pseudo-code what logic are working for a specific module are presented. The input output port refers to what are input-output ports, their types and length of each port. In the coding section firstly the ports are declared, secondly these ports are initialized and lastly module is implemented according to finite state machine (FSM). During the implementation RTL rules are followed.

Test benches create testing scenario through which module can be verified whether the module is working as desired or not.Behavioral code is used to write test benches. That means test bench codes are not bound by RTL rule. Some random inputs are fed and output are analyzed.

# 5.2 Proposed Future Work

There are multiple variants of IEEE-754 formats. The larger the precision the bigger and dynamic is the range of number it can represent. We have done this conversion task for single precision. In future we will extend our design for formats having larger precision.

Besides this to make our design more efficient we will try to reduce clock count. System will perform better with reducing clock count.

After improving floating point precision we will compare performance of our floating point converter with processors having different cores. This experiment will motivate and give direction to optimize our design. Lastly we will synthesize our design and perform fabrication task.

# Chapter 6

# Reference

1. https://en.wikipedia.org/wiki/IEEE\_754#Formats
2. https://whatis\_tochtarget\_com/definition/ASIC-application-specific-integrated-size

 $2. \verb|https://whatis.techtarget.com/definition/ASIC-application-specific-integrated-circles and the control of the control of$