Table 5. Instruction Table

| Instruction   |    |     |     | Ins | struct | ion C | ode | Description | Execution time |     |                                       |                   |
|---------------|----|-----|-----|-----|--------|-------|-----|-------------|----------------|-----|---------------------------------------|-------------------|
|               | RS | R/W | DB7 | DB6 | DB5    | DB4   | DB3 | DB2         | DB1            | DB0 | Description                           | (fosc=<br>270KHz) |
| Clear         | 0  | 0   | 0   | 0   | 0      | 0     | 0   | 0           | 0              | 1   | Write "20H" to DDRAM. and set         | 1.52 ms           |
| Display       |    |     |     |     |        |       |     |             |                |     | DDRAM address to "00H" from           |                   |
|               |    |     |     |     |        |       |     |             |                |     | AC.                                   |                   |
| Return Home   | 0  | 0   | 0   | 0   | 0      | 0     | 0   | 0           | 1              | Х   | Set DDRAM address to "00H"            | 1.52 ms           |
|               |    |     |     |     |        |       |     |             |                |     | from AC and return cursor to its      |                   |
|               |    |     |     |     |        |       |     |             |                |     | original position if shifted.         |                   |
|               |    |     |     |     |        |       |     |             |                |     | The contents of DDRAM are not         |                   |
|               |    |     |     |     |        |       |     |             |                |     | changed.                              |                   |
| Entry Mode    | 0  | 0   | 0   | 0   | 0      | 0     | 0   | 1           | I/D            | SH  | Assign cursor moving direction        | 37 μs             |
| Set           |    |     |     |     |        |       |     |             |                |     | and make shift of entire dispaly      |                   |
|               |    |     |     |     |        |       |     |             |                |     | enable.                               |                   |
| Display       | 0  | 0   | 0   | 0   | 0      | 0     | 1   | D           | С              | В   | Set display(D), cursor(C), and        | 37 μs             |
| ON/OFF        |    |     |     |     |        |       |     |             |                |     | blinking of cursor(B) on/off          |                   |
| Control       |    |     |     |     |        |       |     |             |                |     | control bit.                          |                   |
| Cursor or     | 0  | 0   | 0   | 0   | 0      | 1     | S/C | R/L         | Х              | Х   | Set cursor moving and display         | 37 μs             |
| Display Shift |    |     |     |     |        |       |     |             |                |     | shift control bit, and the direction, |                   |
|               |    |     |     |     |        |       |     |             |                |     | without changing DDRAM data.          |                   |
| Function Set  | 0  | 0   | 0   | 0   | 1      | DL    | N   | F           | Х              | Х   | Set interface data length (DL : 4-    | 37 μs             |
|               |    |     |     |     |        |       |     |             |                |     | bit/8-bit), numbers of display line   |                   |
|               |    |     |     |     |        |       |     |             |                |     | (N: 1-line/2-line), display font      |                   |
|               |    |     |     |     |        |       |     |             |                |     | type(F: 5 X 8 dots/ 5 X 11 dots)      |                   |
| Set CGRAM     | 0  | 0   | 0   | 1   | AC5    | AC4   | AC3 | AC2         | AC1            | AC0 | Set CGRAM address in address          | 37 μs             |
| Address       |    |     |     |     |        |       |     |             |                |     | counter.                              |                   |
| Set DDRAM     | 0  | 0   | 1   | AC6 | AC5    | AC4   | AC3 | AC2         | AC1            | AC0 | Set DDRAM address in address          | 37 μs             |
| Address       |    |     |     |     |        |       |     |             |                |     | counter.                              |                   |
| Read Busy     | 0  | 1   | BF  | AC6 | AC5    | AC4   | AC3 | AC2         | AC1            | AC0 | Whether during internal operation     | 0 μs              |
| Flag and      |    |     |     |     |        |       |     |             |                |     | or not can be known by reading        |                   |
| Address       |    |     |     |     |        |       |     |             |                |     | BF. The contents of address           |                   |
|               |    |     |     |     |        |       |     |             |                |     | counter can also be read.             |                   |
| Write Data to | 1  | 0   | D7  | D6  | D5     | D4    | D3  | D2          | D1             | D0  | Write data into internal RAM          | 43 μs             |
| RAM           |    |     |     |     |        |       |     |             |                |     | (DDRAM/CGRAM).                        |                   |
| Read Data     | 1  | 1   | D7  | D6  | D5     | D4    | D3  | D2          | D1             | D0  | Read data from internal RAM           | 43 μs             |
| from RAM      |    |     |     |     |        |       |     |             |                |     | (DDRAM/CGRAM).                        |                   |

- "X" : don't care



#### **INTERFACE WITH MPU**

#### 1) Interface with 8-bits MPU

When interfacing data length is 8-bit, transfer is performed at a time through 8 ports, from DB0 to DB7. Example of timing sequence is shown below.



#### 2) Interface with 4-bits MPU

When interfacing data length is 4-bit, only 4 ports, from DB4 to DB7, are used as data bus.

At first higher 4-bit (in case of 8-bit bus mode, the contents of DB4 - DB7) are transferred, and then lower 4-bit (in case of 8-bit bus mode, the contents of DB0 - DB3) are transferred. So transfer is performed by two times. Busy Flag outputs "High" after the second transfer are ended.

Example of timing sequence is shown below.





# APPLICATION INFORMATION ACCORDING TO LCD PANEL

#### KS0066U 16COM / 40SEG DRIVER & CONTROLLER FOR DOT MATRIX LCD



x 10 dots + 1 cursor line (1/4 bias, 1/11 duty)







## KS0066U 16COM / 40SEG DRIVER & CONTROLLER FOR DOT MATRIX LCD



Character format; 5 x 7 dots + 1 cursor line (1/5 bias, 1/16 duty)





ELECTRONICS
5) LCD Panel: 4 character x 2 line character format: 5 x 7 dots+1 cursor line (1/4 bias, 1/8 duty)



KS0066U

### **BIAS VOLTAGE DIVIDE CIRCUIT**





#### **INITIALIZING**

When the power is turned on, KS0066U is initialized automatically by power on reset circuit.

During the initialization, the following instructions are executed, and BF(Busy Flag) is kept "High"(busy state) to the end of initialization.

1) Display Clear instruction

2) Set F F = 0 : 5 X 8 foll spray mode
F = 0 : 5 X 8 foll spray mode
Southol Display ON/OFF instruction
D = 0 : Display OFF
C = 0 : Cursor OFF
B = 0 : Blink OFF Sam Sung

4) Set Entry Mode instruction I/D = 1 : Increment by 1

#### KS0066U 16COM / 40SEG DRIVER & CONTROLLER FOR DOT MATRIX LCD

SH = 0 : No entire display shift

#### FRAME FREQUENCY

#### 1) 1/8 duty cycle



Line selection period = 400 clocks

One Frame =  $400 \times 8 \times 3.7 \mu s = 11850 \ \mu s = 11.9 \ ms (1 \ clock=3.7 \ \mu s, fosc=270 kHz)$  Frame frequency =  $1/11.9 \ ms = 84.3 \ Hz$ 

## 2) 1/11 duty cycle



#### KS0066U 16COM / 40SEG DRIVER & CONTROLLER FOR DOT MATRIX LCD

Line selection period = 400 clocks

One Frame = 400 x 11 x 3.7  $\mu$ s = 16300  $\mu$ s = 16.3 ms (1 clock=3.7  $\mu$ s,fosc=270kHz) Frame frequency = 1 / 16.3 ms = 61.4 Hz

## 3) 1/16 duty cycle



Line selection period = 200 clocks

One Frame =  $200 \times 16 \times 3.7 \,\mu s = 11850 \,\mu s = 11.9 \,ms$  (1 clock= $3.7 \,\mu s$ ,fosc=270 kHz) Frame frequency =  $1/11.9 \,ms = 84.3 \,Hz$ 

### INITIALIZING BY INSTRUCTION

