## My Project

Generated by Doxygen 1.8.7

Thu Jul 24 2014 17:32:31

## **Contents**

## Chapter 1

## **Module Index**

### 1.1 Modules

| Hor  | ם וכ   | a liet | ot al | I ma   | dules: |
|------|--------|--------|-------|--------|--------|
| 1101 | - 10 C | ายอเ   | UI ai | יטוווו | uuico  |

| NXP LPC1769 LPCXpresso board software API functions                 | ?? |
|---------------------------------------------------------------------|----|
| BOARD: NXP LPC1769 LPCXpresso board build options                   | ?  |
| BOARD: Common board functions                                       | ?? |
| : Common Buttons functions                                          | ?? |
| CHIP: LPC17xx/40xx support functions                                | ?? |
| CHIP: LPC175x/6x Peripheral addresses and register set declarations | ?? |
|                                                                     | ?? |
| CHIP: LPC175x/6x CMSIS include file                                 | ?? |
| CHIP_175X_6X: LPC175x/6x peripheral interrupt numbers               | ?? |
|                                                                     | ?? |
| : Common Ethernet functions                                         | ?? |
| CHIP: LPC17xx/40xx Ethernet driver (2)                              | ?? |
| : Common GPIO functions                                             | ?? |
| : Common I2C functions                                              | ?? |
|                                                                     | ?? |
|                                                                     | ?? |
|                                                                     | ?? |
|                                                                     | ?? |
|                                                                     | ?? |
| LPC Public Types                                                    | ?? |
|                                                                     | ?? |
| CHIP: LPC17XX/40XX ROM API declarations and functions               | ?? |
| CHIP: LPC17xx/40xx Real Time Clock driver                           | ?? |
| : Common SPI functions                                              | ?? |
| CHIP: LPC17xx/40xx System Control block driver                      | ?? |
| ,                                                                   | ?? |
|                                                                     | ?? |

2 **Module Index** 

# Chapter 2

## **Class Index**

### 2.1 Class List

Here are the classes, structs, unions and interfaces with brief descriptions:

| _sations                                |     |
|-----------------------------------------|-----|
| Stations struct to be used              | ??  |
| ENET_CONTROL_T                          |     |
| 9                                       | ??  |
| ENET_MAC_T                              |     |
| ŭ                                       | ??  |
| ENET_MODULE_CTRL_T                      |     |
| ŭ                                       | ??  |
| ENET_RXDESC_T                           |     |
| ·                                       | ??  |
| ENET_RXFILTER_T                         |     |
|                                         | ??  |
| ENET_RXSTAT_T                           |     |
|                                         | ??  |
| ENET_TRANSFER_INFO_T                    |     |
| · · · · · · · · · · · · · · · · · · ·   | ??  |
| ENET_TXDESC_T                           |     |
| ·                                       | ??  |
| ENET_TXSTAT_T                           |     |
|                                         | ??  |
| LPC1769_GPIO                            | ~   |
| •                                       | ??  |
| LPC1769_I2C                             | ~   |
| 9                                       | ??  |
| LPC1769_PCB                             | ~   |
| ŭ                                       | ??  |
| LPC1769_PINMODE                         | ??  |
| <b>o</b>                                | ?   |
| LPC1769_SPI                             | ??  |
|                                         | ? : |
| LPC1769_SYSTICK                         | ??  |
| SYSTICK registers struct                | •   |
|                                         | ??  |
| LPC IOCON T                             | "   |
|                                         | ??  |
| LPC REGFILE T                           |     |
|                                         | ??  |
| riogistoi riio rogistei bibor structure |     |

4 Class Index

| LPC_ROM_API_T                                                                             |    |
|-------------------------------------------------------------------------------------------|----|
| LPC17XX/40XX High level ROM API structure                                                 | ?? |
| LPC_RTC_T                                                                                 |    |
| Real Time Clock register block structure                                                  | ?? |
| LPC_SYSCTL_T                                                                              |    |
| LPC17XX/40XX Clock and Power register block structure                                     | ?? |
| PINMUX_GRP_T                                                                              |    |
| Array of IOCON pin definitions passed to Chip_IOCON_SetPinMuxing() must be in this format | ?? |
| RTC_TIME_T                                                                                | ?? |
| SYSCTL_PLL_REGS_T                                                                         |    |
| LPC17XX/40XX Clock and Power PLL register block structure                                 | 22 |

## **Chapter 3**

## File Index

### 3.1 File List

Here is a list of all documented files with brief descriptions:

| oard.h             |    |
|--------------------|----|
| oard_api.h         | ?? |
| uttons.h           | ?? |
| hip.h              | ?? |
| hip_lpc175x_6x.h   | ?? |
| lock-arch.h        | ?? |
| lock_17xx_40xx.h   |    |
| msis.h             | ?? |
| msis_175x_6x.h     |    |
| net.h              | ?? |
| net_17xx_40xx.h    | ?? |
| rror.h             | ?? |
| pio.h              | ?? |
| lc.h               | ?? |
| ıp.h               | ?? |
| ocon_17xx_40xx.h   | ?? |
| ed.h               | ?? |
| PC1769_Addresses.h | ?? |
| PC1769_Types.h     | ?? |
| oc_phy.h           | ?? |
| oc_types.h         | ?? |
| cb.h               | ?? |
| omapi_17xx_40xx.h  | ?? |
| c_17xx_40xx.h      | ?? |
| E2_specific.h      | ?? |
| pi.h               | ?? |
| ys_config.h        |    |
| ysctl_17xx_40xx.h  |    |
| ystick.h           | ?? |
| apdev.h            | ?? |
| ea5767.h           | ?? |
| in-conf h          | 22 |

6 File Index

## **Chapter 4**

## **Module Documentation**

### 4.1 NXP LPC1769 LPCXpresso board software API functions

#### **Modules**

• BOARD: NXP LPC1769 LPCXpresso board build options

#### **Macros**

- #define BOARD\_NXP\_LPCXPRESSO\_1769
- #define USE RMII
- #define LEDS\_LED1 0x01
- #define LEDS LED2 0x02
- #define LEDS\_LED3 0x04
- #define LEDS\_LED4 0x08
- #define LEDS\_NO\_LEDS 0x00
- #define BUTTONS BUTTON1 0x01
- #define NO\_BUTTON\_PRESSED 0x00
- #define JOY\_UP 0x01
- #define JOY\_DOWN 0x02
- #define JOY\_LEFT 0x04
- #define JOY\_RIGHT 0x08
- #define **JOY\_PRESS** 0x10
- #define MCB\_17XX\_AUDIO\_MIC\_SELECT 0x00
- #define MCB\_17XX\_AUDIO\_LINE\_IN\_SELECT 0x00

#### **Functions**

- void Board\_ENET\_GetMacADDR (uint8\_t \*mcaddr)
  - Initialize pin muxing for a UART.
- void Board\_SPI\_Init (bool isMaster)

Sets up board specific I2S interface and UDA1380 CODEC.

• void Board\_SPI\_AssertSSEL (void)

Assert SSEL pin.

void Board\_SPI\_DeassertSSEL (void)

De-assert SSEL pin.

#### 4.1.1 Detailed Description

The board support software API functions provide some simple abstracted functions used across multiple LPCOpen board examples. See BOARD: Common board functions for the functions defined by this board support layer.

4.1.2 Macro Definition Documentation

4.1.2.1 #define BUTTONS\_BUTTON1 0x01

**Button defines** 

4.1.2.2 #define JOY\_UP 0x01

Joystick defines

4.1.2.3 #define LEDS\_LED1 0x01

LED defines

4.1.2.4 #define MCB\_17XX\_AUDIO\_MIC\_SELECT 0x00

Dummy audio input selection values enum

#### 4.1.3 Function Documentation

4.1.3.1 void Board\_ENET\_GetMacADDR ( uint8\_t \* mcaddr )

Initialize pin muxing for a UART.

**Parameters** 

pUART : Pointer to UART register block for UART pins to init

Returns

Nothing Returns the MAC address assigned to this board

**Parameters** 

mcaddr : Pointer to 6-byte character array to populate with MAC address

Returns

Nothing

Note

Returns the MAC address used by Ethernet

4.1.3.2 void Board\_SPI\_AssertSSEL ( void )

Assert SSEL pin.

Returns

Nothing

4.1.3.3 void Board\_SPI\_DeassertSSEL (void)

De-assert SSEL pin.

Returns

Nothing

4.1.3.4 void Board\_SPI\_Init ( bool isMaster )

Sets up board specific I2S interface and UDA1380 CODEC.

#### **Parameters**

| pl2S  | : I2S peripheral to use (Must be LPC_I2S)                                                   |
|-------|---------------------------------------------------------------------------------------------|
| micIn | : If 1 MIC will be used as input device, if 0 LINE_IN will be used as input to Audio Codec. |

#### Returns

Nothing Initialize pin muxing for SSP interface

#### **Parameters**

| pSSP | : Pointer to SSP interface to initialize |
|------|------------------------------------------|

#### Returns

Nothing Initialize pin muxing for SPI interface

#### **Parameters**

| isMaster | : true for master mode, false for slave mode |
|----------|----------------------------------------------|
|----------|----------------------------------------------|

#### Returns

Nothing

### 4.2 BOARD: NXP LPC1769 LPCXpresso board build options

#### **Macros**

- #define DEBUG\_ENABLE
- #define DEBUG\_UART LPC\_UART3

#### 4.2.1 Detailed Description

This board has options that configure its operation at build-time.

#### 4.2.2 Macro Definition Documentation

#### 4.2.2.1 #define DEBUG\_ENABLE

Define DEBUG\_ENABLE to enable IO via the DEBUGSTR, DEBUGOUT, and DEBUGIN macros. If not defined, DEBUG\* functions will be optimized out of the code at build time.

#### 4.2.2.2 #define DEBUG\_UART LPC\_UART3

Define DEBUG\_SEMIHOSTING along with DEBUG\_ENABLE to enable IO support via semihosting. You may need to use a C library that supports semihosting with this option.Board UART used for debug output and input using the DEBUG∗ macros. This is also the port used for Board\_UARTPutChar, Board\_UARTGetChar, and Board\_UART← PutSTR functions.

#### 4.3 BOARD: Common board functions

#### **Macros**

- #define **DEBUGINIT**()
- #define **DEBUGOUT**(...)
- #define **DEBUGSTR**(str)
- #define DEBUGIN() (int) EOF

#### **Typedefs**

typedef void(\* p\_msDelay\_func\_t )(uint32\_t)

Function prototype for a MS delay function. Board layers or example code may define this function as needed.

#### **Functions**

void Board SystemInit (void)

Setup and initialize hardware prior to call to main()

void Board SetupMuxing (void)

Setup pin multiplexer per board schematics.

void Board\_SetupClocking (void)

Setup system clocking.

void Board\_SetupExtMemory (void)

Setup external system memory.

void Board\_Init (void)

Set up and initialize all required blocks and functions related to the board hardware.

void Board\_Debug\_Init (void)

Initializes board UART for output, required for printf redirection.

· void Board UARTPutChar (char ch)

Sends a single character on the UART, required for printf redirection.

• int Board\_UARTGetChar (void)

Get a single character from the UART, required for scanf input.

void Board\_UARTPutSTR (char \*str)

Prints a string to the UART.

void Board LED Set (uint8 t LEDNumber, bool State)

Sets the state of a board LED to on or off.

bool Board\_LED\_Test (uint8\_t LEDNumber)

Returns the current state of a board LED.

void Board\_LED\_Toggle (uint8\_t LEDNumber)

Toggles the current state of a board LED.

void Board\_SetLCDBacklight (uint8\_t Intensity)

Turn on Board LCD Backlight.

#### 4.3.1 Detailed Description

This file contains common board definitions that are shared across boards and devices. All of these functions do not need to be implemented for a specific board, but if they are implemented, they should use this API standard.

#### 4.3.2 Function Documentation

4.3.2.1 void Board\_Debug\_Init (void)

Initializes board UART for output, required for printf redirection.

Returns

None

4.3.2.2 void Board\_Init (void)

Set up and initialize all required blocks and functions related to the board hardware.

Returns

None

4.3.2.3 void Board\_LED\_Set ( uint8\_t LEDNumber, bool State )

Sets the state of a board LED to on or off.

**Parameters** 

| LEDNumber | : LED number to set state for |
|-----------|-------------------------------|
| State     | : true for on, false for off  |

#### Returns

None

4.3.2.4 bool Board\_LED\_Test ( uint8\_t LEDNumber )

Returns the current state of a board LED.

**Parameters** 

| LEDNumber | : LED number to set state for |
|-----------|-------------------------------|

Returns

true if the LED is on, otherwise false

4.3.2.5 void Board\_LED\_Toggle ( uint8\_t LEDNumber )

Toggles the current state of a board LED.

**Parameters** 

| LEDNumber | : LED number to change state for |
|-----------|----------------------------------|
|-----------|----------------------------------|

Returns

None

4.3.2.6 void Board\_SetLCDBacklight ( uint8\_t Intensity )

Turn on Board LCD Backlight.

#### **Parameters**

Intensity : Backlight intensity (0 = off, >=1 = on)

Returns

None

Note

On boards where a GPIO is used to control backlight on/off state, a '0' or '1' value will turn off or on the backlight. On some boards, a non-0 value will control backlight intensity via a PWN. For PWM systems, the intensity value is a percentage value between 0 and 100%.

4.3.2.7 void Board\_SetupClocking (void)

Setup system clocking.

Returns

None

Note

This sets up board clocking.

4.3.2.8 void Board\_SetupExtMemory (void)

Setup external system memory.

Returns

None

Note

This function is typically called after pin mux setup and clock setup and sets up any external memory needed by the system (DRAM, SRAM, etc.). Not all boards need this function.

4.3.2.9 void Board\_SetupMuxing (void)

Setup pin multiplexer per board schematics.

Returns

None

Note

Board\_SetupMuxing() should be called from SystemInit() prior to application main() is called. So that the PINs are set in proper state.

4.3.2.10 void Board\_SystemInit (void)

Setup and initialize hardware prior to call to main()

Returns

None

Note

Board\_SystemInit() is called prior to the application and sets up system clocking, memory, and any resources needed prior to the application starting.

4.3.2.11 int Board\_UARTGetChar (void)

Get a single character from the UART, required for scanf input.

Returns

EOF if not character was received, or character value

4.3.2.12 void Board\_UARTPutChar ( char ch )

Sends a single character on the UART, required for printf redirection.

**Parameters** 

ch : character to send

Returns

None

4.3.2.13 void Board\_UARTPutSTR ( char \* str )

Prints a string to the UART.

**Parameters** 

str : Terminated string to output

Returns

None

#### 4.4 : Common Buttons functions

#### **Functions**

• unsigned int BUTTONS\_Read (unsigned int mask)

Read from GPIO ports for a single mask.

void BUTTONS\_Init (unsigned int pinMap)

Initialize GIPO port for Button function.

#### 4.4.1 Detailed Description

This file contains common buttons functions.

#### 4.4.2 Function Documentation

4.4.2.1 void BUTTONS\_Init ( unsigned int pinMap )

Initialize GIPO port for Button function.

**Parameters** 

pin map of buttons

Returns

Nothing

Note

This use GPIO ports for initialization

4.4.2.2 unsigned int BUTTONS\_Read ( unsigned int mask )

Read from GPIO ports for a single mask.

**Parameters** 

Mask of pin map from buttons

#### Returns

State of buttons, 1 for clicked, 0 for not clicked

Note

This use GPIO ports for reading LPC175x/6x devices.

#### 4.5 CHIP: LPC17xx/40xx support functions

#### **Functions**

void SystemCoreClockUpdate (void)

Update system core clock rate, should be called if the system has a clock rate change.

void Chip\_SystemInit (void)

Set up and initialize hardware prior to call to main()

void Chip\_USB\_Init (void)

USB Pin and clock initialization Calling this function will initialize the USB pins and the clock.

void Chip\_SetupXtalClocking (void)

Clock and PLL initialization based on the external oscillator.

void Chip\_SetupIrcClocking (void)

Clock and PLL initialization based on the internal oscillator.

#### **Variables**

uint32\_t SystemCoreClock

Current system clock rate, mainly used for sysTick.

#### 4.5.1 Detailed Description

#### 4.5.2 Function Documentation

```
4.5.2.1 void Chip_SetupIrcClocking (void)
```

Clock and PLL initialization based on the internal oscillator.

Returns

None

```
4.5.2.2 void Chip_SetupXtalClocking (void)
```

Clock and PLL initialization based on the external oscillator.

Returns

None

Note

This function assumes an external crystal oscillator frequency of 12MHz.

```
4.5.2.3 void Chip_SystemInit (void)
```

Set up and initialize hardware prior to call to main()

Returns

None

Note

Chip\_SystemInit() is called prior to the application and sets up system clocking prior to the application starting.

4.5.2.4 void Chip\_USB\_Init (void)

USB Pin and clock initialization Calling this function will initialize the USB pins and the clock.

Returns

None

Note

This function will assume that the chip is clocked by an external crystal oscillator of frequency 12MHz and the Oscillator is running.

4.5.2.5 void SystemCoreClockUpdate (void)

Update system core clock rate, should be called if the system has a clock rate change.

Returns

None

#### 4.6 CHIP: LPC175x/6x Peripheral addresses and register set declarations

#### **Macros**

- #define LPC GPIO0 BASE 0x2009C000
- #define LPC\_GPIO1\_BASE 0x2009C020
- #define LPC GPIO2 BASE 0x2009C040
- #define LPC\_GPIO3\_BASE 0x2009C060
- #define LPC GPIO4 BASE 0x2009C080
- #define LPC WWDT BASE 0x40000000
- #define LPC\_TIMER0\_BASE 0x40004000
- #define LPC\_TIMER1\_BASE 0x40008000
- #define LPC\_UART0\_BASE 0x4000C000
- #define LPC\_UART1\_BASE 0x40010000
- #define LPC PWM1 BASE 0x40018000
- #define LPC I2C0 BASE 0x4001C000
- #define LPC\_SPI\_BASE 0x40020000
- #define LPC RTC BASE 0x40024000
- #define LPC REGFILE BASE 0x40024044
- #define LPC\_GPIOINT\_BASE 0x40028080
- #define LPC\_IOCON\_BASE 0x4002C000
- #define LPC\_SSP1\_BASE 0x40030000
- #define LPC\_ADC\_BASE 0x40034000
- #define LPC CANAF RAM BASE 0x40038000
- #define LPC\_CANAF\_BASE 0x4003C000
- #define LPC CANCR BASE 0x40040000
- #define LPC\_CAN1\_BASE 0x40044000
- #define LPC\_CAN2\_BASE 0x40048000
- #define LPC\_I2C1\_BASE 0x4005C000
- #define LPC\_FMC\_BASE 0x40084000
- #define LPC\_SSP0\_BASE 0x40088000
- #define LPC\_DAC\_BASE 0x4008C000
- #define LPC\_TIMER2\_BASE 0x40090000
- #define LPC\_TIMER3\_BASE 0x40094000
- #define LPC\_UART2\_BASE 0x40098000#define LPC\_UART3\_BASE 0x4009C000
- #define LPC J2C2 BASE 0x4009000
- #define LPC\_I2S\_BASE 0x400A8000
- #define Li O\_125\_BASE 0X+00A0000
- #define LPC\_RITIMER\_BASE 0x400B0000
- #define LPC MCPWM BASE 0x400B8000
- #define LPC\_QEI\_BASE 0x400BC000
- #define LPC\_SYSCTL\_BASE 0x400FC000
- #define LPC PMU BASE 0x400FC0C0
- #define LPC\_ENET\_BASE 0x50000000
- #define LPC\_GPDMA\_BASE 0x50004000
- #define LPC\_USB\_BASE 0x5000C000
- #define LPC\_PMU ((LPC\_PMU\_T \*) LPC\_PMU\_BASE)
- #define LPC\_GPDMA ((LPC\_GPDMA\_T \*) LPC\_GPDMA\_BASE)
- #define LPC\_USB ((LPC\_USB\_T \*) LPC\_USB\_BASE)
- #define LPC\_ETHERNET ((LPC\_ENET\_T \*) LPC\_ENET\_BASE)
- #define LPC\_GPIO ((LPC\_GPIO\_T \*) LPC\_GPIO0\_BASE)
- #define LPC\_GPIO1 ((LPC\_GPIO\_T \*) LPC\_GPIO1\_BASE)
- #define LPC\_GPIO2 ((LPC\_GPIO\_T \*) LPC\_GPIO2\_BASE)
- #define LPC\_GPIO3 ((LPC\_GPIO\_T \*) LPC\_GPIO3\_BASE)

- #define LPC\_GPIO4 ((LPC\_GPIO\_T \*) LPC\_GPIO4\_BASE)
- #define LPC\_GPIOINT ((LPC\_GPIOINT\_T \*) LPC\_GPIOINT\_BASE)
- #define LPC\_RTC ((LPC\_RTC\_T\*) LPC\_RTC\_BASE)
- #define LPC\_REGFILE ((LPC\_REGFILE\_T\*) LPC\_REGFILE\_BASE)
- #define LPC WWDT ((LPC WWDT T\*) LPC WWDT BASE)
- #define LPC\_UART0 ((LPC\_USART\_T \*) LPC\_UART0\_BASE)
- #define LPC\_UART1 ((LPC\_USART\_T \*) LPC\_UART1\_BASE)
- #define LPC\_UART2 ((LPC\_USART\_T \*) LPC\_UART2\_BASE)
- #define LPC UART3 ((LPC USART T\*) LPC UART3 BASE)
- #define LPC\_SPI ((LPC\_SPI\_T\*) LPC\_SPI\_BASE)
- #define LPC\_SSP0 ((LPC SSP T \*) LPC SSP0 BASE)
- #define LPC\_SSP1 ((LPC\_SSP\_T \*) LPC\_SSP1\_BASE)
- #define LPC\_TIMER0 ((LPC\_TIMER\_T \*) LPC\_TIMER0\_BASE)
- #define LPC\_TIMER1 ((LPC\_TIMER\_T \*) LPC\_TIMER1\_BASE)
- #define LPC\_TIMER2 ((LPC\_TIMER\_T \*) LPC\_TIMER2\_BASE)
- #define LPC TIMER3 ((LPC TIMER T\*) LPC TIMER3 BASE)
- #define LPC\_MCPWM ((LPC\_MCPWM\_T \*) LPC\_MCPWM\_BASE)
- #define LPC\_I2C0 ((LPC\_I2C\_T \*) LPC\_I2C0\_BASE)
- #define LPC\_I2C1 ((LPC\_I2C\_T \*) LPC\_I2C1\_BASE)
- #define LPC\_I2C2 ((LPC\_I2C\_T \*) LPC\_I2C2\_BASE)
- #define LPC\_I2S ((LPC\_I2S\_T \*) LPC\_I2S\_BASE)
- #define LPC\_QEI ((LPC\_QEI\_T \*) LPC\_QEI\_BASE)
- #define LPC\_DAC ((LPC\_DAC\_T \*) LPC\_DAC\_BASE)
- #define LPC\_ADC ((LPC\_ADC\_T \*) LPC\_ADC\_BASE)
- #define LPC\_IOCON ((LPC\_IOCON\_T \*) LPC\_IOCON\_BASE)
- #define LPC\_SYSCTL ((LPC\_SYSCTL T\*) LPC\_SYSCTL BASE)
- #define LPC\_SYSCON ((LPC\_SYSCTL\_T \*) LPC\_SYSCTL\_BASE) /\* Alias for LPC\_SYSCTL \*/
- #define LPC\_CANAF\_RAM ((LPC\_CANAF\_RAM\_T \*) LPC\_CANAF\_RAM\_BASE)
- #define LPC\_CANAF ((LPC\_CANAF\_T \*) LPC\_CANAF\_BASE)
- #define LPC\_CANCR ((LPC\_CANCR\_T \*) LPC\_CANCR\_BASE)
- #define LPC\_CAN1 ((LPC\_CAN\_T \*) LPC\_CAN1\_BASE)
- #define LPC\_CAN2 ((LPC\_CAN\_T \*) LPC\_CAN2\_BASE)
- #define LPC\_RITIMER ((LPC\_RITIMER\_T \*) LPC\_RITIMER\_BASE)
- #define LPC FMC ((LPC FMC T \*) LPC FMC BASE)
- #define UART\_IRQHandler UART0\_IRQHandler
- #define I2C\_IRQHandler I2C0 IRQHandler
- #define SSP IRQHandler SSP0 IRQHandler

#### 4.6.1 Detailed Description

#### 4.7 CHIP: LPC17xx/40xx Clock Driver

#### **Macros**

- #define SYSCTL OSCRANGE 15 25 (1 << 4)</li>
- #define SYSCTL OSCEC (1 << 5)
- #define SYSCTL OSCSTAT (1 << 6)</li>
- #define SYSCTL IRC FREQ (4000000)
- #define SYSCTL\_PLL\_ENABLE (1 << 0)</li>
- #define SYSCTL\_PLL\_CONNECT (1 << 1)
- #define SYSCTL PLLOSTS ENABLED (1 << 24)</li>
- #define SYSCTL\_PLLOSTS\_CONNECTED (1 << 25)</li>
- #define SYSCTL\_PLL0STS\_LOCKED (1 << 26)</li>
- #define SYSCTL\_PLL1STS\_ENABLED (1 << 8)</li>
- #define SYSCTL\_PLL1STS\_CONNECTED (1 << 9)</li>
- #define SYSCTL\_PLL1STS\_LOCKED (1 << 10)</li>

#### **Typedefs**

- typedef enum CHIP\_SYSCTL\_CLOCK CHIP\_SYSCTL\_CLOCK\_T
- typedef enum CHIP\_SYSCTL\_CCLKSRC CHIP\_SYSCTL\_CCLKSRC\_T
- typedef enum CHIP SYSCTL PLLCLKSRC CHIP SYSCTL PLLCLKSRC T

#### **Enumerations**

enum CHIP SYSCTL CLOCK { SYSCTL\_CLOCK\_RSVD0, SYSCTL\_CLOCK\_TIMER0, SYSCTL\_CLOCK\_TIMER1, SYSCTL\_CLOCK\_U← ART0, SYSCTL CLOCK UART1, SYSCTL CLOCK RSVD5, SYSCTL CLOCK PWM1, SYSCTL CLOCK 12C0, SYSCTL\_CLOCK\_SPI, SYSCTL\_CLOCK\_RTC, SYSCTL\_CLOCK\_SSP1, SYSCTL\_CLOCK\_RSVD11, SYSCTL\_CLOCK\_ADC, SYSCTL\_CLOCK\_CAN1, SYSCTL\_CLOCK\_CAN2, SYSCTL\_CLOCK\_GPIO, SYSCTL CLOCK RIT, SYSCTL CLOCK MCPWM, SYSCTL CLOCK QEI, SYSCTL CLOCK 12C1, SYSCTL CLOCK RSVD20, SYSCTL CLOCK SSP0, SYSCTL CLOCK TIMER2, SYSCTL CLOCK TI⊷ MER3. SYSCTL CLOCK UART2, SYSCTL CLOCK UART3, SYSCTL CLOCK I2C2, SYSCTL CLOCK I2S, SYSCTL CLOCK RSVD28, SYSCTL CLOCK GPDMA, SYSCTL CLOCK ENET, SYSCTL CLOCK U← SYSCTL\_CLOCK\_RSVD32, SYSCTL\_CLOCK\_RSVD33, SYSCTL\_CLOCK\_RSVD34, SYSCTL\_CLOC K\_RSVD35 } • enum CHIP\_SYSCTL\_CCLKSRC { SYSCTL\_CCLKSRC\_SYSCLK, SYSCTL\_CCLKSRC\_MAINPLL } enum CHIP SYSCTL PLLCLKSRC { SYSCTL PLLCLKSRC IRC, SYSCTL PLLCLKSRC MAINOSC, S← YSCTL\_PLLCLKSRC\_RTC, SYSCTL\_PLLCLKSRC\_RESERVED2 } enum CHIP\_SYSCTL\_CLKDIV\_T {

enum CHIP\_SYSCTL\_CLKDIV\_T {
 SYSCTL\_CLKDIV\_4, SYSCTL\_CLKDIV\_1, SYSCTL\_CLKDIV\_2, SYSCTL\_CLKDIV\_8,

SYSCTL\_CLKDIV\_6\_CCAN = SYSCTL\_CLKDIV\_8 }

enum CHIP\_SYSCTL\_PCLK\_T {
 SYSCTL\_PCLK\_WDT, SYSCTL\_PCLK\_TIMER0, SYSCTL\_PCLK\_TIMER1, SYSCTL\_PCLK\_UART0,
 SYSCTL\_PCLK\_UART1, SYSCTL\_PCLK\_RSVD5, SYSCTL\_PCLK\_PWM1, SYSCTL\_PCLK\_I2C0,
 SYSCTL\_PCLK\_SPI, SYSCTL\_PCLK\_RSVD9, SYSCTL\_PCLK\_SSP1, SYSCTL\_PCLK\_DAC,
 SYSCTL\_PCLK\_ADC, SYSCTL\_PCLK\_CAN1, SYSCTL\_PCLK\_CAN2, SYSCTL\_PCLK\_ACF,
 SYSCTL\_PCLK\_QEI, SYSCTL\_PCLK\_GPIOINT, SYSCTL\_PCLK\_PCB, SYSCTL\_PCLK\_I2C1,
 SYSCTL\_PCLK\_RSVD20, SYSCTL\_PCLK\_SSP0, SYSCTL\_PCLK\_TIMER2, SYSCTL\_PCLK\_TIMER3,
 SYSCTL\_PCLK\_UART2, SYSCTL\_PCLK\_UART3, SYSCTL\_PCLK\_I2C2, SYSCTL\_PCLK\_I2S,

SYSCTL\_PCLK\_RSVD28, SYSCTL\_PCLK\_RIT, SYSCTL\_PCLK\_SYSCON, SYSCTL\_PCLK\_MCPWM }

enum CHIP\_SYSCTL\_CLKOUTSRC\_T {
 SYSCTL\_CLKOUTSRC\_CPU, SYSCTL\_CLKOUTSRC\_MAINOSC, SYSCTL\_CLKOUTSRC\_IRC, SYSCT
 L\_CLKOUTSRC\_USB,
 SYSCTL\_CLKOUTSRC\_RTC, SYSCTL\_CLKOUTSRC\_RESERVED1, SYSCTL\_CLKOUTSRC\_RESER
 VED2, SYSCTL\_CLKOUTSRC\_RESERVED3 }

#### **Functions**

• void Chip\_Clock\_EnablePLL (CHIP\_SYSCTL\_PLL\_T PLLNum, uint32\_t flags)

Enables or connects a PLL.

• void Chip\_Clock\_DisablePLL (CHIP\_SYSCTL\_PLL\_T PLLNum, uint32\_t flags)

Disables or disconnects a PLL.

void Chip\_Clock\_SetupPLL (CHIP\_SYSCTL\_PLL\_T PLLNum, uint32\_t msel, uint32\_t psel)

Sets up a PLL.

STATIC INLINE uint32\_t Chip\_Clock\_GetPLLStatus (CHIP\_SYSCTL\_PLL\_T PLLNum)

Returns PLL status.

STATIC INLINE bool Chip Clock IsMainPLLEnabled (void)

Read PLL0 enable status.

• STATIC INLINE bool Chip\_Clock\_IsUSBPLLEnabled (void)

Read PLL1 enable status.

STATIC INLINE bool Chip Clock IsMainPLLLocked (void)

Read PLL0 lock status.

STATIC INLINE bool Chip Clock IsUSBPLLLocked (void)

Read PLL1 lock status.

STATIC INLINE bool Chip\_Clock\_IsMainPLLConnected (void)

Read PLL0 connect status.

STATIC INLINE bool Chip\_Clock\_IsUSBPLLConnected (void)

Read PLL1 lock status.

• STATIC INLINE void Chip\_Clock\_EnableCrystal (void)

Enables the external Crystal oscillator.

STATIC INLINE bool Chip\_Clock\_IsCrystalEnabled (void)

Checks if the external Crystal oscillator is enabled.

• STATIC INLINE void Chip\_Clock\_SetCrystalRangeHi (void)

Sets the external crystal oscillator range to 15Mhz - 25MHz.

STATIC INLINE void Chip\_Clock\_SetCrystalRangeLo (void)

Sets the external crystal oscillator range to 1Mhz - 20MHz.

STATIC INLINE void Chip\_Clock\_FeedPLL (CHIP\_SYSCTL\_PLL\_T PLLNum)

Feeds a PLL.

void Chip\_Clock\_EnablePeriphClock (CHIP\_SYSCTL\_CLOCK\_T clk)

Enables power and clocking for a peripheral.

void Chip\_Clock\_DisablePeriphClock (CHIP\_SYSCTL\_CLOCK\_T clk)

Disables power and clocking for a peripheral.

• bool Chip\_Clock\_IsPeripheralClockEnabled (CHIP\_SYSCTL\_CLOCK\_T clk)

Returns power enables state for a peripheral.

void Chip\_Clock\_SetCPUClockSource (CHIP\_SYSCTL\_CCLKSRC\_T src)

Sets the current CPU clock source.

• CHIP\_SYSCTL\_CCLKSRC\_T Chip\_Clock\_GetCPUClockSource (void)

Returns the current CPU clock source.

void Chip Clock SetCPUClockDiv (uint32 t div)

Sets the CPU clock divider.

• uint32\_t Chip\_Clock\_GetCPUClockDiv (void)

Gets the CPU clock divider.

void Chip\_Clock\_SetUSBClockDiv (uint32\_t div)

Sets the USB clock divider.

uint32 t Chip Clock GetUSBClockDiv (void)

Gets the USB clock divider.

STATIC INLINE void Chip\_Clock\_SetMainPLLSource (CHIP\_SYSCTL\_PLLCLKSRC\_T src)

Selects a input clock source for SYSCLK.

STATIC INLINE

CHIP\_SYSCTL\_PLLCLKSRC\_T Chip\_Clock\_GetMainPLLSource (void)

Returns the input clock source for SYSCLK.

void Chip\_Clock\_SetPCLKDiv (CHIP\_SYSCTL\_PCLK\_T clk, CHIP\_SYSCTL\_CLKDIV\_T div)

Selects a clock divider for a peripheral.

• uint32 t Chip Clock GetPCLKDiv (CHIP SYSCTL PCLK T clk)

Gets a clock divider for a peripheral.

void Chip\_Clock\_SetCLKOUTSource (CHIP\_SYSCTL\_CLKOUTSRC\_T src, uint32\_t div)

Selects a source clock and divider rate for the CLKOUT pin.

STATIC INLINE void Chip Clock EnableCLKOUT (void)

Enables the clock on the CLKOUT pin.

STATIC INLINE void Chip\_Clock\_DisableCLKOUT (void)

Disables the clock on the CLKOUT pin.

STATIC INLINE bool Chip\_Clock\_IsCLKOUTEnabled (void)

Returns the CLKOUT activity indication status.

STATIC INLINE uint32\_t Chip\_Clock\_GetMainOscRate (void)

Returns the main oscillator clock rate.

STATIC INLINE uint32\_t Chip\_Clock\_GetIntOscRate (void)

Returns the internal oscillator (IRC) clock rate.

STATIC INLINE uint32\_t Chip\_Clock\_GetRTCOscRate (void)

Returns the RTC oscillator clock rate.

uint32\_t Chip\_Clock\_GetSYSCLKRate (void)

Returns the current SYSCLK clock rate.

• STATIC INLINE uint32\_t Chip\_Clock\_GetMainPLLInClockRate (void)

Return Main PLL (PLL0) input clock rate.

uint32\_t Chip\_Clock\_GetMainPLLOutClockRate (void)

Return PLL0 (Main PLL) output clock rate.

STATIC INLINE uint32 t Chip Clock GetUSBPLLInClockRate (void)

Return USB PLL input clock rate.

uint32\_t Chip\_Clock\_GetUSBPLLOutClockRate (void)

Return USB PLL output clock rate.

uint32\_t Chip\_Clock\_GetMainClockRate (void)

Return main clock rate.

uint32\_t Chip\_Clock\_GetSystemClockRate (void)

Return system clock rate.

uint32 t Chip Clock GetUSBClockRate (void)

Gets the USB clock (USB\_CLK) rate.

• uint32\_t Chip\_Clock\_GetPeripheralClockRate (CHIP\_SYSCTL\_PCLK\_T clk)

Returns clock rate for a peripheral (from peripheral clock)

• STATIC INLINE uint32 t Chip Clock GetRTCClockRate (void)

Returns clock rate for RTC.

STATIC INLINE uint32\_t Chip\_Clock\_GetENETClockRate (void)

Returns clock rate for Ethernet.

STATIC INLINE uint32\_t Chip\_Clock\_GetGPDMAClockRate (void)

Returns clock rate for GPDMA.

```
4.7.1 Detailed Description
```

4.7.2 Macro Definition Documentation

4.7.2.1 #define SYSCTL\_OSCEC (1 << 5)

SCS register - main oscillator enable

4.7.2.2 #define SYSCTL\_OSCRANGE\_15\_25 (1 << 4)

SCS register - main oscillator range 15 to 25MHz

4.7.2.3 #define SYSCTL\_OSCSTAT (1 << 6)

SCS register - main oscillator is ready status Internal oscillator frequency

4.7.2.4 #define SYSCTL\_PLLOSTS\_CONNECTED (1 << 25)

PLL0 connect flag

4.7.2.5 #define SYSCTL\_PLLOSTS\_ENABLED (1 << 24)

PLL0 enable flag

4.7.2.6 #define SYSCTL\_PLL0STS\_LOCKED (1 << 26)

PLL0 connect flag

4.7.2.7 #define SYSCTL\_PLL1STS\_CONNECTED (1 << 9)

PLL1 connect flag

4.7.2.8 #define SYSCTL\_PLL1STS\_ENABLED (1 << 8)

PLL1 enable flag

4.7.2.9 #define SYSCTL\_PLL1STS\_LOCKED (1 << 10)

PLL1 connect flag

4.7.2.10 #define SYSCTL\_PLL\_CONNECT (1 << 1)

PLL connect flag only applies to 175x/6x

4.7.2.11 #define SYSCTL\_PLL\_ENABLE (1 << 0)

PLL enable flag

```
4.7.3 Typedef Documentation
```

4.7.3.1 typedef enum CHIP\_SYSCTL\_CCLKSRC CHIP\_SYSCTL\_CCLKSRC\_T

Selectable CPU clock sources

4.7.3.2 typedef enum CHIP\_SYSCTL\_CLOCK CHIP\_SYSCTL\_CLOCK\_T

Power control for peripherals

4.7.3.3 typedef enum CHIP\_SYSCTL\_PLLCLKSRC CHIP\_SYSCTL\_PLLCLKSRC\_T

PLL source clocks

#### 4.7.4 Enumeration Type Documentation

4.7.4.1 enum CHIP SYSCTL CCLKSRC

Selectable CPU clock sources

#### **Enumerator**

SYSCTL\_CCLKSRC\_SYSCLK Select Sysclk as the input to the CPU clock divider.SYSCTL\_CCLKSRC\_MAINPLL Select the output of the Main PLL as the input to the CPU clock divider.

```
4.7.4.2 enum CHIP_SYSCTL_CLKDIV_T
```

Clock and power peripheral clock divider rates used with the Clock CLKDIVSEL T clock types (devices only)

#### **Enumerator**

SYSCTL\_CLKDIV\_4 Divider by 4

SYSCTL\_CLKDIV\_1 Divider by 1

SYSCTL\_CLKDIV\_2 Divider by 2

SYSCTL\_CLKDIV\_8 Divider by 8, not for use with CAN

SYSCTL\_CLKDIV\_6\_CCAN Divider by 6, CAN only

4.7.4.3 enum CHIP\_SYSCTL\_CLKOUTSRC\_T

Clock sources for the CLKOUT pin

#### **Enumerator**

SYSCTL\_CLKOUTSRC\_CPU CPU clock as CLKOUT source
SYSCTL\_CLKOUTSRC\_MAINOSC Main oscillator clock as CLKOUT source
SYSCTL\_CLKOUTSRC\_IRC IRC oscillator clock as CLKOUT source
SYSCTL\_CLKOUTSRC\_USB USB clock as CLKOUT source
SYSCTL\_CLKOUTSRC\_RTC RTC clock as CLKOUT source

4.7.4.4 enum CHIP\_SYSCTL\_CLOCK

Power control for peripherals

#### **Enumerator**

SYSCTL\_CLOCK\_TIMERO Timer 0 clock SYSCTL\_CLOCK\_TIMER1 Timer 1 clock SYSCTL\_CLOCK\_UARTO UART 0 clock SYSCTL\_CLOCK\_UART1 UART 1 clock SYSCTL\_CLOCK\_PWM1 PWM1 clock SYSCTL CLOCK 12C0 12C0 clock SYSCTL CLOCK SPI SPI clock SYSCTL\_CLOCK\_RTC RTC clock SYSCTL\_CLOCK\_SSP1 SSP1 clock SYSCTL\_CLOCK\_ADC ADC clock SYSCTL\_CLOCK\_CAN1 CAN1 clock SYSCTL\_CLOCK\_CAN2 CAN2 clock SYSCTL\_CLOCK\_GPIO GPIO clock SYSCTL\_CLOCK\_RIT RIT clock SYSCTL\_CLOCK\_MCPWM MCPWM clock SYSCTL CLOCK QEI QEI clock SYSCTL\_CLOCK\_SSP0 SSP0 clock SYSCTL\_CLOCK\_TIMER2 Timer 2 clock SYSCTL\_CLOCK\_TIMER3 Timer 3 clock SYSCTL\_CLOCK\_UART2 UART 2 clock SYSCTL\_CLOCK\_UART3 UART 3 clock SYSCTL\_CLOCK\_I2C2 12C2 clock SYSCTL\_CLOCK\_I2S 12S clock SYSCTL\_CLOCK\_GPDMA GP DMA clock SYSCTL\_CLOCK\_ENET EMAC/Ethernet clock

#### 4.7.4.5 enum CHIP\_SYSCTL\_PCLK\_T

SYSCTL\_CLOCK\_USB USB clock

Peripheral clock selection for LPC175x/6x This is a list of clocks that can be divided on the 175x/6x

#### **Enumerator**

SYSCTL\_PCLK\_WDT Watchdog divider SYSCTL\_PCLK\_TIMER0 Timer 0 divider SYSCTL\_PCLK\_TIMER1 Timer 1 divider SYSCTL\_PCLK\_UART0 UART 0 divider SYSCTL\_PCLK\_UART1 UART 1 divider SYSCTL\_PCLK\_PWM1 PWM 1 divider SYSCTL\_PCLK\_I2C0 I2C 0 divider SYSCTL\_PCLK\_SPI SPI divider

```
SYSCTL_PCLK_SSP1 SSP 1 divider
   SYSCTL_PCLK_DAC DAC divider
   SYSCTL_PCLK_ADC ADC divider
   SYSCTL_PCLK_CAN1 CAN 1 divider
   SYSCTL_PCLK_CAN2 CAN 2 divider
   SYSCTL_PCLK_ACF ACF divider
   SYSCTL_PCLK_QEI QEI divider
   SYSCTL_PCLK_GPIOINT GPIOINT divider
   SYSCTL_PCLK_PCB PCB divider
   SYSCTL_PCLK_SSP0 SSP 0 divider
   SYSCTL_PCLK_TIMER2 Timer 2 divider
   SYSCTL_PCLK_TIMER3 Timer 3 divider
   SYSCTL_PCLK_UART2 UART 2 divider
   SYSCTL_PCLK_UART3 UART 3 divider
   SYSCTL_PCLK_I2S | 12S divider
   SYSCTL_PCLK_RIT Repetitive timer divider
   SYSCTL_PCLK_SYSCON SYSCON divider
   SYSCTL_PCLK_MCPWM Motor control PWM divider
4.7.4.6 enum CHIP SYSCTL PLLCLKSRC
PLL source clocks
```

**Enumerator** 

SYSCTL\_PLLCLKSRC\_IRC PLL is sourced from the internal oscillator (IRC) SYSCTL\_PLLCLKSRC\_MAINOSC PLL is sourced from the main oscillator SYSCTL\_PLLCLKSRC\_RTC PLL is sourced from the RTC oscillator

#### 4.7.5 Function Documentation

4.7.5.1 STATIC INLINE void Chip\_Clock\_DisableCLKOUT (void)

Disables the clock on the CLKOUT pin.

Returns

Nothing

4.7.5.2 void Chip\_Clock\_DisablePeriphClock ( CHIP\_SYSCTL\_CLOCK\_T clk )

Disables power and clocking for a peripheral.

#### **Parameters**

| clk | Clock to disable |
|-----|------------------|
|-----|------------------|

Returns

Nothing

Note

Only peripheral clocks that are defined in the PCONP registers of the clock and power controller can be enabled and disabled with this function. Some clocks need to be disabled elsewhere (ie, USB) and will return false to indicate it can't be disabled with this function.

4.7.5.3 void Chip\_Clock\_DisablePLL ( CHIP\_SYSCTL\_PLL\_T PLLNum, uint32\_t flags )

Disables or disconnects a PLL.

**Parameters** 

| PLLNum | PLL number                              |
|--------|-----------------------------------------|
| flags  | SYSCTL_PLL_ENABLE or SYSCTL_PLL_CONNECT |

Returns

Nothing

Note

This will also perform a PLL feed sequence. Connect only applies to the LPC175x/6x devices.

4.7.5.4 STATIC INLINE void Chip\_Clock\_EnableCLKOUT ( void )

Enables the clock on the CLKOUT pin.

Returns

Nothing

4.7.5.5 STATIC INLINE void Chip\_Clock\_EnableCrystal (void)

Enables the external Crystal oscillator.

Returns

Nothing

 $4.7.5.6 \quad \text{void Chip\_Clock\_EnablePeriphClock ( $\operatorname{CHIP\_SYSCTL\_CLOCK\_T}$ \mathit{clk}$ )}$ 

Enables power and clocking for a peripheral.

#### **Parameters**

| clk | Clock to enable |
|-----|-----------------|
|-----|-----------------|

#### Returns

Nothing

#### Note

Only peripheral clocks that are defined in the PCONP registers of the clock and power controller can be enabled and disabled with this function. Some clocks need to be enabled elsewhere (ie, USB) and will return false to indicate it can't be enabled with this function.

4.7.5.7 void Chip\_Clock\_EnablePLL ( CHIP\_SYSCTL\_PLL\_T PLLNum, uint32\_t flags )

Enables or connects a PLL.

#### **Parameters**

| PLLNum | PLL number                              |
|--------|-----------------------------------------|
| flags  | SYSCTL_PLL_ENABLE or SYSCTL_PLL_CONNECT |

#### Returns

**Nothing** 

#### Note

This will also perform a PLL feed sequence. Connect only applies to the LPC175x/6x devices.

4.7.5.8 STATIC INLINE void Chip\_Clock\_FeedPLL ( CHIP\_SYSCTL\_PLL\_T PLLNum )

Feeds a PLL.

**Parameters** 

| PLLNum | PLL number |
|--------|------------|
|--------|------------|

#### Returns

Nothing

4.7.5.9 uint32\_t Chip\_Clock\_GetCPUClockDiv ( void )

Gets the CPU clock divider.

Returns

CPU clock divider, between 1 and divider max

Note

The maximum divider for the 175x/6x is 256. The maximum divider for the 177x/8x and 407x/8x is 32. Note on 175x/6x devices, the divided CPU clock rate is used as the input to the peripheral clock dividers, while 177x/8x and 407x/8x devices use the undivided CPU clock rate.

```
4.7.5.10 \quad \textbf{CHIP\_SYSCTL\_CCLKSRC\_T Chip\_Clock\_GetCPUClockSource ( \ void \ )}
Returns the current CPU clock source.
Returns
      CPU clock source
Note
      On 177x/8x and 407x/8x devices, this is also the peripheral clock source.
4.7.5.11 STATIC INLINE uint32_t Chip_Clock_GetENETClockRate (void)
Returns clock rate for Ethernet.
Returns
      Clock rate for the peripheral
4.7.5.12 STATIC INLINE uint32_t Chip_Clock_GetGPDMAClockRate ( void )
Returns clock rate for GPDMA.
Returns
      Clock rate for the peripheral
4.7.5.13 STATIC INLINE uint32_t Chip_Clock_GetIntOscRate (void)
Returns the internal oscillator (IRC) clock rate.
Returns
      internal oscillator (IRC) clock rate
4.7.5.14 uint32_t Chip_Clock_GetMainClockRate (void)
Return main clock rate.
Returns
      main clock rate
4.7.5.15 STATIC INLINE uint32_t Chip_Clock_GetMainOscRate (void)
Returns the main oscillator clock rate.
Returns
      main oscillator clock rate
```

4.7.5.16 STATIC INLINE uint32\_t Chip\_Clock\_GetMainPLLInClockRate ( void )

Return Main PLL (PLL0) input clock rate.

Returns

PLL0 input clock rate

4.7.5.17 uint32\_t Chip\_Clock\_GetMainPLLOutClockRate (void)

Return PLL0 (Main PLL) output clock rate.

Returns

PLL0 output clock rate

4.7.5.18 STATIC INLINE CHIP\_SYSCTL\_PLLCLKSRC\_T Chip\_Clock\_GetMainPLLSource (void)

Returns the input clock source for SYSCLK.

Returns

input clock source for SYSCLK

4.7.5.19 uint32\_t Chip\_Clock\_GetPCLKDiv ( CHIP\_SYSCTL\_PCLK\_T clk )

Gets a clock divider for a peripheral.

**Parameters** 

| clk | Clock to set divider for |
|-----|--------------------------|
|     |                          |

Returns

The divider for the clock

Note

Selects the divider for a peripheral. A peripheral clock is generated from the CPU clock divided by its peripheral clock divider. Only peripheral clocks that are defined in the PCLKSEL registers of the clock and power controller can used this function. (LPC175X/6X only)

4.7.5.20 uint32\_t Chip\_Clock\_GetPeripheralClockRate ( CHIP\_SYSCTL\_PCLK\_T clk )

Returns clock rate for a peripheral (from peripheral clock)

**Parameters** 

| CIK   Clock to get rate of |
|----------------------------|
|----------------------------|

Returns

Clock rate for the peripheral

Note

This covers most common peripheral clocks, but not every clock in the system. LPC177x/8x and LPC407x/8x devices use the same clock for all periphreals, while the LPC175x/6x have unique dividers (except to RTC) that may alter the peripheral clock rate.

4.7.5.21 STATIC INLINE uint32\_t Chip\_Clock\_GetPLLStatus ( CHIP\_SYSCTL\_PLL\_T PLLNum )

Returns PLL status.

**Parameters** 

PLLNum | PLL number

Returns

Current enabled flags, Or'ed SYSCTL\_PLLSTS\_\* states

Note

Note flag positions for PLL0 and PLL1 differ on the LPC175x/6x devices.

4.7.5.22 STATIC INLINE uint32\_t Chip\_Clock\_GetRTCClockRate ( void )

Returns clock rate for RTC.

Returns

Clock rate for the peripheral

4.7.5.23 STATIC INLINE uint32\_t Chip\_Clock\_GetRTCOscRate (void)

Returns the RTC oscillator clock rate.

Returns

RTC oscillator clock rate

4.7.5.24 uint32\_t Chip\_Clock\_GetSYSCLKRate ( void )

Returns the current SYSCLK clock rate.

Returns

SYSCLK clock rate

Note

SYSCLK is used for sourcing PLL0, SPIFI FLASH, the USB clock divider, and the CPU clock divider.

4.7.5.25 uint32\_t Chip\_Clock\_GetSystemClockRate ( void )

Return system clock rate.

Returns

system clock rate

```
4.7.5.26 uint32_t Chip_Clock_GetUSBClockDiv (void )
Gets the USB clock divider.
Returns
     USB clock divider
Note
     Divider values are between 1 and 32 (16 max for 175x/6x)
4.7.5.27 uint32_t Chip_Clock_GetUSBClockRate ( void )
Gets the USB clock (USB_CLK) rate.
Returns
     USB clock (USB_CLK) clock rate
Note
     The clock source and divider are used to generate the USB clock rate.
4.7.5.28 STATIC INLINE uint32 t Chip_Clock_GetUSBPLLInClockRate ( void )
Return USB PLL input clock rate.
Returns
     USB PLL input clock rate
4.7.5.29 uint32_t Chip_Clock_GetUSBPLLOutClockRate ( void )
Return USB PLL output clock rate.
Returns
     USB PLL output clock rate
4.7.5.30 STATIC INLINE bool Chip_Clock_IsCLKOUTEnabled (void)
Returns the CLKOUT activity indication status.
Returns
     true if CLKOUT is enabled, false if disabled and stopped
Note
     CLKOUT activity indication. Reads as true when CLKOUT is enabled. Read as false when CLKOUT has been
```

disabled via the CLKOUT\_EN bit and the clock has completed being stopped.

```
4.7.5.31 STATIC INLINE bool Chip_Clock_IsCrystalEnabled (void)
Checks if the external Crystal oscillator is enabled.
Returns
     true if enabled, false otherwise
4.7.5.32 STATIC INLINE bool Chip_Clock_IsMainPLLConnected (void)
Read PLL0 connect status.
Returns
     true of the PLL0 is connected. false if not connected
4.7.5.33 STATIC INLINE bool Chip_Clock_IsMainPLLEnabled (void)
Read PLL0 enable status.
Returns
      true of the PLL0 is enabled. false if not enabled
4.7.5.34 STATIC INLINE bool Chip_Clock_IsMainPLLLocked (void)
Read PLL0 lock status.
Returns
      true of the PLL0 is locked. false if not locked
4.7.5.35 bool Chip_Clock_IsPeripheralClockEnabled ( CHIP_SYSCTL_CLOCK_T clk )
Returns power enables state for a peripheral.
Parameters
                clk | Clock to check
Returns
     true if the clock is enabled, false if disabled
4.7.5.36 STATIC INLINE bool Chip_Clock_IsUSBPLLConnected ( void )
Read PLL1 lock status.
Returns
      true of the PLL1 is connected. false if not connected
```

4.7.5.37 STATIC INLINE bool Chip\_Clock\_IsUSBPLLEnabled (void)

Read PLL1 enable status.

Returns

true of the PLL1 is enabled. false if not enabled

4.7.5.38 STATIC INLINE bool Chip\_Clock\_IsUSBPLLLocked (void)

Read PLL1 lock status.

Returns

true of the PLL1 is locked. false if not locked

4.7.5.39 void Chip\_Clock\_SetCLKOUTSource ( CHIP\_SYSCTL\_CLKOUTSRC\_T src, uint32\_t div )

Selects a source clock and divider rate for the CLKOUT pin.

## **Parameters**

| src | source selected                                 |
|-----|-------------------------------------------------|
| div | Divider for the clock source on CLKOUT, 1 to 16 |

#### Returns

**Nothing** 

## Note

This function will disable the CLKOUT signal if its enabled. Use Chip\_Clock\_EnableCLKOUT to re-enable CLKOUT after a call to this function.

4.7.5.40 void Chip\_Clock\_SetCPUClockDiv ( uint32\_t div )

Sets the CPU clock divider.

**Parameters** 

| div | CPU clock divider, between 1 and divider max |
|-----|----------------------------------------------|
|-----|----------------------------------------------|

# Returns

Nothing

#### Note

The maximum divider for the 175x/6x is 256. The maximum divider for the 177x/8x and 407x/8x is 32. Note on 175x/6x devices, the divided CPU clock rate is used as the input to the peripheral clock dividers, while 177x/8x and 407x/8x devices use the undivided CPU clock rate.

4.7.5.41 void Chip\_Clock\_SetCPUClockSource ( CHIP\_SYSCTL\_CCLKSRC\_T src )

Sets the current CPU clock source.

**Parameters** 

src | Source selected

Returns

Nothing

Note

When setting the clock source to the PLL, it should be enabled and locked.

4.7.5.42 STATIC INLINE void Chip\_Clock\_SetCrystalRangeHi (void)

Sets the external crystal oscillator range to 15Mhz - 25MHz.

**Returns** 

Nothing

4.7.5.43 STATIC INLINE void Chip\_Clock\_SetCrystalRangeLo (void)

Sets the external crystal oscillator range to 1Mhz - 20MHz.

Returns

Nothing

4.7.5.44 STATIC INLINE void Chip\_Clock\_SetMainPLLSource ( CHIP\_SYSCTL\_PLLCLKSRC\_T src )

Selects a input clock source for SYSCLK.

**Parameters** 

src input clock source for SYSCLK

Returns

Nothing

Note

SYSCLK is used for sourcing PLL0, SPIFI FLASH, the USB clock divider, and the CPU clock divider.

4.7.5.45 void Chip\_Clock\_SetPCLKDiv ( CHIP\_SYSCTL\_PCLK\_T clk, CHIP\_SYSCTL\_CLKDIV\_T div )

Selects a clock divider for a peripheral.

**Parameters** 

| clk | Clock to set divider for |
|-----|--------------------------|
| div | Divider for the clock    |

#### Returns

Nothing

#### Note

Selects the divider for a peripheral. A peripheral clock is generated from the CPU clock divided by its peripheral clock divider. Only peripheral clocks that are defined in the PCLKSEL registers of the clock and power controller can used this function. (LPC175X/6X only)

4.7.5.46 void Chip\_Clock\_SetupPLL ( CHIP\_SYSCTL\_PLL\_T PLLNum, uint32\_t msel, uint32\_t psel )

## Sets up a PLL.

## **Parameters**

| PLLNum | PLL number                                     |
|--------|------------------------------------------------|
| msel   | PLL Multiplier value (Must be pre-decremented) |
| psel   | PLL Divider value (Must be pre-decremented)    |

## Note

See the User Manual for limitations on these values for stable PLL operation. Be careful with these values - they must be safe values for the msl, nsel, and psel registers so must be already decremented by 1 or the the correct value for psel (0 = div by 1, 1 = div by 2, etc.).

# Returns

Nothing

4.7.5.47 void Chip\_Clock\_SetUSBClockDiv ( uint32\_t div )

Sets the USB clock divider.

#### **Parameters**

| div | USB clock divider to generate 48MHz from USB source clock |
|-----|-----------------------------------------------------------|
|-----|-----------------------------------------------------------|

# Returns

Nothing

# Note

Divider values are between 1 and 32 (16 max for 175x/6x)

# 4.8 CHIP: LPC175x/6x CMSIS include file

# **Modules**

- CHIP\_175X\_6X: LPC175x/6x peripheral interrupt numbers
- CHIP: LPC175x/6x Cortex CMSIS definitions

# 4.8.1 Detailed Description

# 4.9 CHIP\_175X\_6X: LPC175x/6x peripheral interrupt numbers

#### **Enumerations**

```
enum LPC175X_6X_IRQn_Type {
Reset_IRQn = -15, NonMaskableInt_IRQn = -14, HardFault_IRQn = -13, MemoryManagement_IRQn = -12, BusFault_IRQn = -11, UsageFault_IRQn = -10, SVCall_IRQn = -5, DebugMonitor_IRQn = -4, PendSV_IRQn = -2, SysTick_IRQn = -1, WDT_IRQn = 0, TIMER0_IRQn = 1, TIMER1_IRQn = 2, TIMER2_IRQn = 3, TIMER3_IRQn = 4, UART0_IRQn = 5, UART_IRQn = UART0_IRQn, UART1_IRQn = 6, UART2_IRQn = 7, UART3_IRQn = 8, PWM1_IRQn = 9, I2C0_IRQn = 10, I2C_IRQn = I2C0_IRQn, I2C1_IRQn = 11, I2C2_IRQn = 12, SPI_IRQn = 13, SSP0_IRQn = 14, SSP_IRQn = SSP0_IRQn, SSP1_IRQn = 15, PLL0_IRQn = 16, RTC_IRQn = 17, EINT0_IRQn = 18, EINT1_IRQn = 19, EINT2_IRQn = 20, EINT3_IRQn = 21, ADC_IRQn = 22, BOD_IRQn = 23, USB_IRQn = 24, CAN_IRQn = 25, DMA_IRQn = 26, I2S_IRQn = 27, ETHERNET_IRQn = 28, RITIMER_IRQn = 29, MCPWM_IRQn = 34, QEI_IRQn = 31, PLL1_IRQn = 32, USBActivity_IRQn = 33, CANActivity_IRQn = 34}
```

# 4.9.1 Detailed Description

# 4.9.2 Enumeration Type Documentation

#### 4.9.2.1 enum LPC175X 6X IRQn Type

#### Enumerator

Reset\_IRQn 1 Reset Vector, invoked on Power up and warm reset

NonMaskableInt\_IRQn 2 Non maskable Interrupt, cannot be stopped or preempted

HardFault\_IRQn 3 Hard Fault, all classes of Fault

**MemoryManagement\_IRQn** 4 Memory Management, MPU mismatch, including Access Violation and No Match

BusFault\_IRQn 5 Bus Fault, Pre-Fetch-, Memory Access Fault, other address/memory related Fault

UsageFault IRQn 6 Usage Fault, i.e. Undef Instruction, Illegal State Transition

SVCall\_IRQn 11 System Service Call via SVC instruction

DebugMonitor\_IRQn 12 CDebug Monitor

PendSV\_IRQn 14 Pendable request for system service

SysTick\_IRQn 15 System Tick Interrupt

WDT\_IRQn Watchdog Timer Interrupt

TIMERO\_IRQn Timer0 Interrupt

TIMER1\_IRQn Timer1 Interrupt

TIMER2 IRQn Timer2 Interrupt

TIMER3\_IRQn Timer3 Interrupt

UARTO\_IRQn UARTO Interrupt

UART\_IRQn Alias for UART0 Interrupt

UART1\_IRQn UART1 Interrupt

UART2\_IRQn UART2 Interrupt

UART3\_IRQn UART3 Interrupt

PWM1\_IRQn PWM1 Interrupt

I2C0\_IRQn I2C0 Interrupt

I2C\_IRQn Alias for I2C0 Interrupt

I2C1\_IRQn | I2C1 Interrupt

I2C2\_IRQn | I2C2 Interrupt

SPI\_IRQn SPI Interrupt

SSP0\_IRQn SSP0 Interrupt

SSP\_IRQn Alias for SSP0 Interrupt

SSP1\_IRQn SSP1 Interrupt

PLL0\_IRQn PLL0 Lock (Main PLL) Interrupt

RTC\_IRQn Real Time Clock and event recorder Interrupt

EINTO\_IRQn External Interrupt 0 Interrupt

EINT1\_IRQn External Interrupt 1 Interrupt

EINT2\_IRQn External Interrupt 2 Interrupt

EINT3\_IRQn External Interrupt 3 Interrupt

ADC\_IRQn A/D Converter Interrupt

BOD\_IRQn Brown-Out Detect Interrupt

USB\_IRQn USB Interrupt

CAN\_IRQn CAN Interrupt

**DMA\_IRQn** General Purpose DMA Interrupt

I2S\_IRQn I2S Interrupt

ETHERNET\_IRQn Ethernet Interrupt

RITIMER\_IRQn Repetitive Interrupt Interrupt

MCPWM\_IRQn Motor Control PWM Interrupt

QEI\_IRQn Quadrature Encoder Interface Interrupt

PLL1\_IRQn PLL1 Lock (USB PLL) Interrupt

USBActivity\_IRQn USB Activity interrupt

CANActivity\_IRQn CAN Activity interrupt

# 4.10 CHIP: LPC175x/6x Cortex CMSIS definitions

## Macros

- #define \_\_CM3\_REV 0x0200
- #define \_\_MPU\_PRESENT 1
- #define \_\_NVIC\_PRIO\_BITS 5
- #define \_\_\_Vendor\_SysTickConfig 0
- #define FPU PRESENT 0

# 4.10.1 Detailed Description

# 4.10.2 Macro Definition Documentation

4.10.2.1 #define \_\_FPU\_PRESENT 0

FPU present or not

4.10.2.2 #define \_\_MPU\_PRESENT 1

MPU present or not

4.10.2.3 #define \_\_NVIC\_PRIO\_BITS 5

Number of Bits used for Priority Levels

4.10.2.4 #define \_\_Vendor\_SysTickConfig 0

Set to 1 if different SysTick Config is used

# 4.11 : Common Ethernet functions

## **Functions**

void InitDescriptors (void)

Initialize MAC descriptors for simple packet receive/transmit.

void \* ENET\_RXGet (int32\_t \*bytes)

Get the pointer to the Rx buffer storing new received frame.

void ENET\_RXBuffClaim (void)

Release Rx Buffer.

• int ENET\_checkBuffer (void)

Debugging purposes.

void \* ENET\_TXBuffGet (void)

Get Tx Buffer for the next transmission.

• void ENET\_TXQueue (int32\_t bytes)

Queue a new frame for transmission.

• bool ENET\_IsTXFinish (void)

Check if tranmission finished.

# 4.11.1 Detailed Description

This file contains common Ethernet functions.

#### 4.11.2 Function Documentation

4.11.2.1 int ENET\_checkBuffer (void)

Debugging purposes.

**Parameters** 

Nothing

Returns

Nothing

4.11.2.2 bool ENET\_IsTXFinish (void)

Check if tranmission finished.

**Parameters** 

Nothing

Returns

Nothing

4.11.2.3 void ENET\_RXBuffClaim (void)

Release Rx Buffer.

| Parameters                                                     |
|----------------------------------------------------------------|
| Nothing                                                        |
|                                                                |
| Returns                                                        |
| Nothing                                                        |
|                                                                |
| 4.11.2.4 void* ENET_RXGet ( int32_t * bytes )                  |
| Get the pointer to the Rx buffer storing new received frame.   |
| Parameters                                                     |
| Nothing                                                        |
|                                                                |
| Returns                                                        |
| Nothing                                                        |
|                                                                |
| 4.11.2.5 void* ENET_TXBuffGet ( void )                         |
| Get Tx Buffer for the next transmission.                       |
| Parameters                                                     |
| Nothing                                                        |
|                                                                |
| Returns                                                        |
| Nothing                                                        |
|                                                                |
| 4.11.2.6 void ENET_TXQueue ( int32_t bytes )                   |
| Queue a new frame for transmission.                            |
| Parameters                                                     |
| Nothing                                                        |
|                                                                |
| Returns                                                        |
| Nothing                                                        |
|                                                                |
| 4.11.2.7 void InitDescriptors ( void )                         |
| Initialize MAC descriptors for simple packet receive/transmit. |
| Parameters                                                     |
| Nothing                                                        |
|                                                                |
| Returns                                                        |
| Nothing                                                        |

# 4.12 CHIP: LPC17xx/40xx Ethernet driver (2)

#### Classes

```
    struct ENET MAC T
```

Ethernet MAC register block structure.

struct ENET TRANSFER INFO T

Ethernet Transfer register Block Structure.

struct ENET\_CONTROL\_T

Ethernet Control register block structure.

struct ENET RXFILTER T

Ethernet Receive Filter register block structure.

struct ENET\_MODULE\_CTRL\_T

Ethernet Module Control register block structure.

struct LPC\_ENET\_T

Ethernet register block structure.

struct ENET\_RXDESC\_T

RX Descriptor structure.

struct ENET\_RXSTAT\_T

RX Status structure.

struct ENET\_TXDESC\_T

TX Descriptor structure.

struct ENET\_TXSTAT\_T

TX Status structure.

## **Macros**

- #define ENET MAC1 MASK 0xcf1f
- #define ENET MAC1 RXENABLE 0x00000001
- #define ENET\_MAC1\_PARF 0x00000002
- #define ENET\_MAC1\_RXFLOWCTRL 0x00000004
- #define ENET MAC1 TXFLOWCTRL 0x00000008
- #define ENET MAC1 LOOPBACK 0x00000010
- #define ENET MAC1 RESETTX 0x00000100
- #define ENET MAC1 RESETMCSTX 0x00000200
- #define ENET\_MAC1\_RESETRX 0x00000400
- #define ENET\_MAC1\_RESETMCSRX 0x00000800
- #define ENET MAC1 SIMRESET 0x00004000
- #define ENET\_MAC1\_SOFTRESET 0x00008000
- #define ENET MAC2 MASK 0x73ff
- #define ENET\_MAC2\_FULLDUPLEX 0x00000001
- #define ENET\_MAC2\_FLC 0x00000002
- #define ENET\_MAC2\_HFEN 0x00000004
- #define ENET\_MAC2\_DELAYEDCRC 0x00000008
- #define ENET\_MAC2\_CRCEN 0x00000010
- #define ENET\_MAC2\_PADCRCEN 0x00000020
- #define ENET\_MAC2\_VLANPADEN 0x00000040
- #define ENET\_MAC2\_AUTODETPADEN 0x00000080
- #define ENET MAC2 PPENF 0x00000100
- #define ENET\_MAC2\_LPENF 0x00000200
- #define ENET MAC2 NOBACKOFF 0x00001000
- #define ENET\_MAC2\_BP\_NOBACKOFF 0x00002000

- #define ENET MAC2 EXCESSDEFER 0x00004000
- #define ENET\_IPGT\_BTOBINTEGAP(n) ((n) & 0x7F)
- #define ENET IPGT FULLDUPLEX (ENET IPGT BTOBINTEGAP(0x15))
- #define ENET IPGT HALFDUPLEX (ENET IPGT BTOBINTEGAP(0x12))
- #define ENET\_IPGR\_NBTOBINTEGAP2(n) ((n) & 0x7F)
- #define ENET\_IPGR\_P2\_DEF (ENET\_IPGR\_NBTOBINTEGAP2(0x12))
- #define ENET\_IPGR\_NBTOBINTEGAP1(n) (((n) & 0x7F) << 8)</li>
- #define ENET\_IPGR\_P1\_DEF ENET\_IPGR\_NBTOBINTEGAP1(0x0C)
- #define ENET CLRT RETRANSMAX(n) ((n) & 0x0F)
- #define ENET CLRT COLLWIN(n) (((n) & 0x3F) << 8)</li>
- #define ENET\_CLRT\_DEF ((ENET\_CLRT\_RETRANSMAX(0x0F)) | (ENET\_CLRT\_COLLWIN(0x37)))
- #define ENET MAXF MAXFLEN(n) ((n) & 0xFFFF)
- #define ENET\_MAXF\_MAXFLEN\_DEF (0x600)
- #define ENET\_SUPP\_100Mbps\_SPEED 0x00000100
- #define ENET TEST SCPQ 0x00000001
- #define ENET\_TEST\_TESTPAUSE 0x00000002
- #define ENET\_TEST\_TESTBP 0x00000004
- #define ENET MCFG SCANINC 0x00000001
- #define ENET MCFG SUPPPREAMBLE 0x00000002
- #define ENET MCFG CLOCKSEL(n) (((n) & 0x0F) << 2)</li>
- #define ENET MCFG RES MII 0x00008000
- #define ENET MCFG RESETMIMGMT 2500000UL
- #define ENET\_MCMD\_READ 0x00000001
- #define ENET\_MCMD\_SCAN 0x00000002
- #define ENET MII WR TOUT 0x00050000
- #define ENET MII RD TOUT 0x00050000
- #define ENET\_MADR\_REGADDR(n) ((n) & 0x1F)
- #define ENET MADR PHYADDR(n) (((n) & 0x1F) << 8)</li>
- #define ENET\_MWTD\_DATA(n) ((n) & 0xFFFF)
- #define ENET\_MRDD\_DATA(n) ((n) & 0xFFFF)

# MII Management Read Data Register bit definitions.

- #define ENET MIND BUSY 0x00000001
- #define ENET\_MIND\_SCANNING 0x00000002
- #define ENET\_MIND\_NOTVALID 0x00000004
- #define ENET\_MIND\_MIILINKFAIL 0x00000008
- #define ENET\_COMMAND\_RXENABLE 0x00000001
- #define ENET\_COMMAND\_TXENABLE 0x00000002
- #define ENET\_COMMAND\_REGRESET 0x00000008
- #define ENET\_COMMAND\_TXRESET 0x00000010
- #define ENET COMMAND RXRESET 0x00000020
- #define ENET\_COMMAND\_PASSRUNTFRAME 0x00000040
- #define ENET COMMAND PASSRXFILTER 0x00000080
- #define ENET\_COMMAND\_TXFLOWCONTROL 0x00000100
- #define ENET\_COMMAND\_RMII 0x00000200
- #define ENET\_COMMAND\_FULLDUPLEX 0x00000400
- #define ENET\_STATUS\_RXSTATUS 0x00000001
- #define ENET\_STATUS\_TXSTATUS 0x00000002
- #define ENET\_TSV0\_CRCERR 0x00000001
- #define ENET\_TSV0\_LCE 0x00000002
- #define ENET\_TSV0\_LOR 0x00000004
- #define ENET\_TSV0\_DONE 0x00000008
- #define ENET\_TSV0\_MULTICAST 0x00000010
- #define ENET TSV0 BROADCAST 0x00000020
- #define ENET TSV0 PACKETDEFER 0x00000040

- #define ENET TSV0 EXDF 0x00000080
- #define ENET\_TSV0\_EXCOL 0x00000100
- #define ENET\_TSV0\_LCOL 0x00000200
- #define ENET TSV0 GIANT 0x00000400
- #define ENET TSV0 UNDERRUN 0x00000800
- #define ENET\_TSV0\_TOTALBYTES 0x0FFFF000
- #define ENET TSV0 CONTROLFRAME 0x10000000
- #define ENET\_TSV0\_PAUSE 0x20000000
- #define ENET\_TSV0\_BACKPRESSURE 0x40000000
- #define ENET TSV0 VLAN 0x80000000
- #define ENET TSV1 TBC 0x0000FFFF
- #define ENET TSV1 TCC 0x000F0000
- #define ENET\_RSV\_RBC 0x0000FFFF
- #define ENET RSV PPI 0x00010000
- #define ENET\_RSV\_RXDVSEEN 0x00020000
- #define ENET RSV CESEEN 0x00040000
- #define ENET RSV RCV 0x00080000
- #define ENET RSV CRCERR 0x00100000
- #define ENET RSV LCERR 0x00200000
- #define ENET\_RSV\_LOR 0x00400000
- #define ENET\_RSV\_ROK 0x00800000
- #define ENET RSV MULTICAST 0x01000000
- #define ENET RSV BROADCAST 0x02000000
- #define ENET\_RSV\_DRIBBLENIBBLE 0x04000000
- #define ENET\_RSV\_CONTROLFRAME 0x08000000
- #define ENET\_RSV\_PAUSE 0x10000000
- #define ENET\_RSV\_UO 0x20000000
- #define ENET RSV VLAN 0x40000000
- #define ENET FLOWCONTROLCOUNTER MC(n) ((n) & 0xFFFF)
- #define ENET\_FLOWCONTROLCOUNTER\_PT(n) (((n) & 0xFFFF) << 16)</li>
- #define ENET\_FLOWCONTROLSTATUS\_MCC(n) ((n) & 0xFFFF)
- #define ENET RXFILTERCTRL AUE 0x00000001
- #define ENET\_RXFILTERCTRL\_ABE 0x00000002
- #define ENET\_RXFILTERCTRL\_AME 0x00000004
- #define ENET\_RXFILTERCTRL\_AUHE 0x00000008
   #define ENET\_RXFILTERCTRL\_AMHE 0x00000010
- #define ENET\_RXFILTERCTRL\_APE 0x00000020
- #define ENET\_RXFILTERCTRL\_MPEW 0x00001000
- #define ENET\_RXFILTERCTRL\_RFEW 0x00002000
- #define ENET\_RXFILTERWOLSTATUS\_AUW 0x00000001
- #define ENET\_RXFILTERWOLSTATUS\_ABW 0x00000002
- #define ENET\_RXFILTERWOLSTATUS\_AMW 0x00000004
- #define ENET\_RXFILTERWOLSTATUS\_AUHW 0x00000008
   #define ENET\_RXFILTERWOLSTATUS\_AAMUW 0x00000008
- #define ENET\_RXFILTERWOLSTATUS\_AMHW 0x00000010
- #define ENET\_RXFILTERWOLSTATUS\_APW 0x00000020
- #define ENET\_RXFILTERWOLSTATUS\_RFW 0x00000080
   #define ENET\_RXFILTERWOLSTATUS\_MPW 0x00000100
- #define ENET\_RXFILTERWOLSTATUS\_BITMASK 0x01BF
- #define ENET\_INT\_RXOVERRUN 0x00000001
- #define ENET\_INT\_RXERROR 0x00000002
- #define ENET INT RXFINISHED 0x00000004
- #define ENET\_INT\_RXDONE 0x00000008
- #define ENET INT TXUNDERRUN 0x00000010
- #define ENET INT TXERROR 0x00000020
- #define ENET\_INT\_TXFINISHED 0x00000040

- #define ENET\_INT\_TXDONE 0x00000080
- #define ENET\_INT\_SOFT 0x00001000
- #define ENET INT WAKEUP 0x00002000
- #define ENET\_POWERDOWN\_PD 0x80000000
- #define ENET\_RCTRL\_SIZE(n) (((n) 1) & 0x7FF)

RX Descriptor Control structure type definition.

- #define ENET\_RCTRL\_INT 0x80000000
- #define ENET RHASH SA 0x000001FF
- #define ENET RHASH DA 0x001FF000
- #define ENET RINFO SIZE(n) (((n) & 0x7FF) + 1)
- #define ENET RINFO CTRL FRAME 0x00040000
- #define ENET RINFO VLAN 0x00080000
- #define ENET RINFO FAIL FILT 0x00100000
- #define ENET\_RINFO\_MCAST 0x00200000
- #define ENET RINFO BCAST 0x00400000
- #define ENET RINFO CRC ERR 0x00800000
- #define ENET RINFO SYM ERR 0x01000000
- #define ENET RINFO LEN ERR 0x02000000
- #define ENET\_RINFO\_RANGE\_ERR 0x04000000
- #define ENET\_RINFO\_ALIGN\_ERR 0x08000000
- #define ENET RINFO OVERRUN 0x10000000
- #define ENET\_RINFO\_NO\_DESCR 0x20000000
- #define ENET RINFO LAST FLAG 0x40000000
- #define ENET\_RINFO\_ERR 0x80000000
- #define ENET\_RINFO\_ERR\_MASK
- #define ENET\_TCTRL\_SIZE(n) (((n) 1) & 0x7FF)
- #define ENET\_TCTRL\_OVERRIDE 0x04000000
- #define ENET TCTRL HUGE 0x08000000
- #define ENET\_TCTRL\_PAD 0x10000000
- #define ENET TCTRL CRC 0x20000000
- #define ENET\_TCTRL\_LAST 0x40000000
- #define ENET\_TCTRL\_INT 0x80000000
- #define ENET TINFO COL CNT 0x01E00000
- #define ENET TINFO DEFER 0x02000000
- #define ENET\_TINFO\_EXCESS\_DEF 0x04000000
- #define ENET TINFO EXCESS COL 0x08000000
- #define ENET\_TINFO\_LATE\_COL 0x10000000
- #define ENET\_TINFO\_UNDERRUN 0x20000000
- #define ENET TINFO NO DESCR 0x40000000
- #define ENET\_TINFO\_ERR 0x80000000
- #define ENET ETH MAX FLEN (1536)

Maximum size of an ethernet buffer.

## **Enumerations**

enum ENET\_BUFF\_STATUS\_T { ENET\_BUFF\_EMPTY, ENET\_BUFF\_PARTIAL\_FULL, ENET\_BUFF\_F
 ULL }

ENET Buffer status definition.

## **Functions**

```
    STATIC INLINE void Chip ENET Reset (LPC ENET T *pENET)

     Resets the ethernet interface.

    STATIC INLINE void Chip ENET SetADDR (LPC ENET T*pENET, const uint8 t*macAddr)

     Sets the address of the interface.

    void Chip_ENET_SetupMII (LPC_ENET_T *pENET, uint32_t div, uint8_t addr)

     Sets up the PHY link clock divider and PHY address.

    void Chip ENET StartMIIWrite (LPC ENET T*pENET, uint8 t reg, uint16 t data)

     Starts a PHY write via the MII.

    void Chip_ENET_StartMIRead (LPC_ENET_T *pENET, uint8_t reg)

     Starts a PHY read via the MII.

    STATIC INLINE bool Chip_ENET_IsMIIBusy (LPC_ENET_T *pENET)

     Returns MII link (PHY) busy status.

    uint16 t Chip ENET ReadMIIData (LPC ENET T*pENET)

     Returns the value read from the PHY.

    STATIC INLINE void Chip_ENET_TXEnable (LPC_ENET_T *pENET)

     Enables ethernet transmit.

    STATIC INLINE void Chip_ENET_TXDisable (LPC_ENET_T *pENET)

     Disables ethernet transmit.

    STATIC INLINE void Chip_ENET_RXEnable (LPC_ENET_T *pENET)

     Enables ethernet packet reception.

    STATIC INLINE void Chip ENET RXDisable (LPC ENET T *pENET)

     Disables ethernet packet reception.

    STATIC INLINE void Chip_ENET_ResetTXLogic (LPC_ENET_T *pENET)

    STATIC INLINE void Chip_ENET_ResetRXLogic (LPC_ENET_T *pENET)

     Reset Rx Logic.
• STATIC INLINE void Chip_ENET_EnableRXFilter (LPC_ENET_T *pENET, uint32_t mask)
     Enable Rx Filter.

    STATIC INLINE void Chip_ENET_DisableRXFilter (LPC_ENET_T *pENET, uint32_t mask)

     Disable Rx Filter.

    void Chip_ENET_SetFullDuplex (LPC_ENET_T *pENET)

     Sets full duplex operation for the interface.

    void Chip_ENET_SetHalfDuplex (LPC_ENET_T *pENET)

     Sets half duplex operation for the interface.

    STATIC INLINE void Chip ENET Set100Mbps (LPC ENET T*pENET)

     Selects 100Mbps for the current speed.

    STATIC INLINE void Chip_ENET_Set10Mbps (LPC_ENET_T *pENET)

     Selects 10Mbps for the current speed.

    void Chip ENET InitTxDescriptors (LPC ENET T*pENET, ENET TXDESC T*pDescs, ENET TXSTAT←

 T *pStatus, uint32 t descNum)
     Configures the initial ethernet transmit descriptors.

    void Chip_ENET_InitRxDescriptors (LPC_ENET_T *pENET, ENET_RXDESC_T *pDescs, ENET_RXSTA

 T T *pStatus, uint32 t descNum)
     Configures the initial ethernet receive descriptors.

    STATIC INLINE uint16_t Chip_ENET_GetTXProduceIndex (LPC_ENET_T *pENET)

     Get the current Tx Produce Descriptor Index.

    STATIC INLINE uint16 t Chip ENET GetTXConsumeIndex (LPC ENET T*pENET)

     Get the current Tx Consume Descriptor Index.

    STATIC INLINE uint16_t Chip_ENET_GetRXProduceIndex (LPC_ENET_T *pENET)
```

Get the current Rx Produce Descriptor Index.

STATIC INLINE uint16\_t Chip\_ENET\_GetRXConsumeIndex (LPC\_ENET\_T \*pENET)

Get the current Rx Consume Descriptor Index.

• ENET\_BUFF\_STATUS\_T Chip\_ENET\_GetBufferStatus (LPC\_ENET\_T \*pENET, uint16\_t produceIndex, uint16\_t consumeIndex, uint16\_t buffSize)

Get the buffer status with the current Produce Index and Consume Index.

uint32\_t Chip\_ENET\_GetFillDescNum (LPC\_ENET\_T \*pENET, uint16\_t produceIndex, uint16\_t consume
 Index, uint16\_t buffSize)

Get the number of descriptors filled.

• STATIC INLINE uint32\_t Chip\_ENET\_GetFreeDescNum (LPC\_ENET\_T \*pENET, uint16\_t produceIndex, uint16\_t consumeIndex, uint16\_t buffSize)

Get the number of free descriptors.

STATIC INLINE bool Chip ENET IsTxFull (LPC ENET T\*pENET)

Check if Tx buffer is full.

STATIC INLINE bool Chip\_ENET\_IsRxEmpty (LPC\_ENET\_T \*pENET)

Check if Rx buffer is empty.

uint16\_t Chip\_ENET\_IncTXProduceIndex (LPC\_ENET\_T \*pENET)

Increase the current Tx Produce Descriptor Index.

• uint16\_t Chip\_ENET\_IncRXConsumeIndex (LPC\_ENET\_T \*pENET)

Increase the current Rx Consume Descriptor Index.

• STATIC INLINE void Chip\_ENET\_EnableInt (LPC\_ENET\_T \*pENET, uint32\_t mask)

Enable ENET interrupts.

• STATIC INLINE void Chip\_ENET\_DisableInt (LPC\_ENET\_T \*pENET, uint32\_t mask)

Disable ENET interrupts.

STATIC INLINE uint32\_t Chip\_ENET\_GetIntStatus (LPC\_ENET\_T \*pENET)

Get the interrupt status.

STATIC INLINE void Chip\_ENET\_ClearIntStatus (LPC\_ENET\_T \*pENET, uint32\_t mask)

Clear the interrupt status.

void Chip\_ENET\_Init (LPC\_ENET\_T \*pENET, bool useRMII)

Initialize ethernet interface.

- void Chip\_ENET\_Setup (LPC\_ENET\_T \*pENET, bool useRMII)
- void Chip\_ENET\_DeInit (LPC\_ENET\_T \*pENET)

De-initialize the ethernet interface.

• uint32\_t Chip\_ENET\_FindMIIDiv (LPC\_ENET\_T \*pENET, uint32 t clockRate)

Find the divider index for a desired MII clock rate.

# 4.12.1 Detailed Description

### 4.12.2 Macro Definition Documentation

```
4.12.2.1 #define ENET_CLRT_COLLWIN(n) (((n) & 0x3F) << 8)
```

Programmable field representing the slot time or collision window during which collisions occur in properly configured networks

```
4.12.2.2 #define ENET_CLRT_DEF ((ENET_CLRT_RETRANSMAX(0x0F)) | (ENET_CLRT_COLLWIN(0x37)))
```

Default value for Collision Window / Retry register

4.12.2.3 #define ENET\_CLRT\_RETRANSMAX( n ) ((n) & 0x0F)

Programmable field specifying the number of retransmission attempts following a collision before aborting the packet due to excessive collisions

4.12.2.4 #define ENET\_COMMAND\_FULLDUPLEX 0x00000400

**Full Duplex** 

4.12.2.5 #define ENET\_COMMAND\_PASSRUNTFRAME 0x00000040

Pass Runt Frames

4.12.2.6 #define ENET\_COMMAND\_PASSRXFILTER 0x00000080

Pass RX Filter

4.12.2.7 #define ENET\_COMMAND\_REGRESET 0x000000008

Reset Host Registers

4.12.2.8 #define ENET\_COMMAND\_RMII 0x00000200

Reduced MII Interface

4.12.2.9 #define ENET\_COMMAND\_RXENABLE 0x00000001

**Enable Receive** 

4.12.2.10 #define ENET\_COMMAND\_RXRESET 0x00000020

Reset Receive Datapath

4.12.2.11 #define ENET\_COMMAND\_TXENABLE 0x00000002

**Enable Transmit** 

4.12.2.12 #define ENET\_COMMAND\_TXFLOWCONTROL 0x00000100

TX Flow Control

4.12.2.13 #define ENET\_COMMAND\_TXRESET 0x00000010

Reset Transmit Datapath

4.12.2.14 #define ENET\_FLOWCONTROLCOUNTER\_MC( n ) ((n) & 0xFFFF)

Mirror Counter

4.12.2.15 #define ENET\_FLOWCONTROLCOUNTER\_PT(n) (((n) & 0xFFFF) << 16)

Pause Timer

4.12.2.16 #define ENET\_FLOWCONTROLSTATUS\_MCC( n)((n) & 0xFFFF)

Mirror Counter Current

4.12.2.17 #define ENET\_INT\_RXDONE 0x00000008

Receive Done

4.12.2.18 #define ENET\_INT\_RXERROR 0x00000002

Receive Error

4.12.2.19 #define ENET\_INT\_RXFINISHED 0x00000004

**RX Finished Process Descriptors** 

4.12.2.20 #define ENET\_INT\_RXOVERRUN 0x00000001

Overrun Error in RX Queue

4.12.2.21 #define ENET\_INT\_SOFT 0x00001000

Software Triggered Interrupt

4.12.2.22 #define ENET\_INT\_TXDONE 0x00000080

Transmit Done

4.12.2.23 #define ENET\_INT\_TXERROR 0x00000020

Transmit Error

4.12.2.24 #define ENET\_INT\_TXFINISHED 0x00000040

TX Finished Process Descriptors

4.12.2.25 #define ENET\_INT\_TXUNDERRUN 0x00000010

Transmit Underrun

4.12.2.26 #define ENET\_INT\_WAKEUP 0x00002000

Wakeup Event Interrupt

4.12.2.27 #define ENET\_IPGR\_NBTOBINTEGAP1(n) (((n) & 0x7F) << 8)

Programmable field representing the optional carrierSense window referenced in IEEE 802.3/4.2.3.2.1 'Carrier Deference'

4.12.2.28 #define ENET\_IPGR\_NBTOBINTEGAP2( n ) ((n) & 0x7F)

Programmable field representing the Non-Back-to-Back Inter-Packet-Gap

4.12.2.29 #define ENET\_IPGR\_P1\_DEF ENET\_IPGR\_NBTOBINTEGAP1(0x0C)

Recommended value for Programmable field representing the Non-Back-to-Back Inter-Packet-Gap Part 2

4.12.2.30 #define ENET\_IPGR\_P2\_DEF (ENET\_IPGR\_NBTOBINTEGAP2(0x12))

Recommended value for Programmable field representing the Non-Back-to-Back Inter-Packet-Gap Part 1

4.12.2.31 #define ENET\_IPGT\_BTOBINTEGAP( n ) ((n) & 0x7F)

Programmable field representing the nibble time offset of the minimum possible period between the end of any transmitted packet to the beginning of the next

4.12.2.32 #define ENET\_IPGT\_FULLDUPLEX (ENET\_IPGT\_BTOBINTEGAP(0x15))

Recommended value for Full Duplex of Programmable field representing the nibble time offset of the minimum possible period between the end of any transmitted packet to the beginning of the next

4.12.2.33 #define ENET\_IPGT\_HALFDUPLEX (ENET\_IPGT\_BTOBINTEGAP(0x12))

Recommended value for Half Duplex of Programmable field representing the nibble time offset of the minimum possible period between the end of any transmitted packet to the beginning of the next

4.12.2.34 #define ENET\_MAC1\_LOOPBACK 0x00000010

Loop Back Mode

4.12.2.35 #define ENET\_MAC1\_MASK 0xcf1f

MAC1 register mask

4.12.2.36 #define ENET\_MAC1\_PARF 0x00000002

Pass All Receive Frames

4.12.2.37 #define ENET\_MAC1\_RESETMCSRX 0x00000800

Reset MAC RX Control Sublayer

4.12.2.38 #define ENET\_MAC1\_RESETMCSTX 0x00000200

Reset MAC TX Control Sublayer

4.12.2.39 #define ENET\_MAC1\_RESETRX 0x00000400

Reset RX Logic

4.12.2.40 #define ENET\_MAC1\_RESETTX 0x00000100

Reset TX Logic

4.12.2.41 #define ENET\_MAC1\_RXENABLE 0x00000001

Receive Enable

4.12.2.42 #define ENET\_MAC1\_RXFLOWCTRL 0x00000004

**RX Flow Control** 

4.12.2.43 #define ENET\_MAC1\_SIMRESET 0x00004000

Simulation Reset

4.12.2.44 #define ENET\_MAC1\_SOFTRESET 0x00008000

Soft Reset MAC

4.12.2.45 #define ENET\_MAC1\_TXFLOWCTRL 0x00000008

TX Flow Control

4.12.2.46 #define ENET\_MAC2\_AUTODETPADEN 0x00000080

Auto Detect Pad Enable

4.12.2.47 #define ENET\_MAC2\_BP\_NOBACKOFF 0x00002000

Backoff Presurre / No Backoff

4.12.2.48 #define ENET\_MAC2\_CRCEN 0x00000010

Append CRC to every Frame

4.12.2.49 #define ENET\_MAC2\_DELAYEDCRC 0x00000008

Delayed CRC Mode

4.12.2.50 #define ENET\_MAC2\_EXCESSDEFER 0x00004000

Excess Defer

4.12.2.51 #define ENET\_MAC2\_FLC 0x00000002

Frame Length Checking

4.12.2.52 #define ENET\_MAC2\_FULLDUPLEX 0x00000001

Full-Duplex Mode

4.12.2.53 #define ENET\_MAC2\_HFEN 0x00000004

Huge Frame Enable

4.12.2.54 #define ENET\_MAC2\_LPENF 0x00000200

Long Preamble Enforcement

4.12.2.55 #define ENET\_MAC2\_MASK 0x73ff

MAC2 register mask

4.12.2.56 #define ENET\_MAC2\_NOBACKOFF 0x00001000

No Backoff Algorithm

4.12.2.57 #define ENET\_MAC2\_PADCRCEN 0x00000020

Pad all Short Frames

4.12.2.58 #define ENET\_MAC2\_PPENF 0x00000100

Pure Preamble Enforcement

4.12.2.59 #define ENET\_MAC2\_VLANPADEN 0x00000040

VLAN Pad Enable

4.12.2.60 #define ENET\_MADR\_PHYADDR( n ) (((n) & 0x1F) << 8)

PHY Address Field

4.12.2.61 #define ENET\_MADR\_REGADDR( n ) ((n) & 0x1F)

MII Register Address field

4.12.2.62 #define ENET\_MAXF\_MAXFLEN( n ) ((n) & 0xFFFF)

Represents a maximum receive frame of 1536 octets

4.12.2.63 #define ENET\_MCFG\_CLOCKSEL( n ) (((n) & 0x0F) << 2)

Clock Select Field

4.12.2.64 #define ENET\_MCFG\_RES\_MII 0x00008000

Reset MII Management Hardware

4.12.2.65 #define ENET\_MCFG\_RESETMIIMGMT 2500000UL

MII Clock max

4.12.2.66 #define ENET\_MCFG\_SCANINC 0x00000001

Scan Increment PHY Address

4.12.2.67 #define ENET\_MCFG\_SUPPPREAMBLE 0x00000002

Suppress Preamble

4.12.2.68 #define ENET\_MCMD\_READ 0x00000001

MII Read

4.12.2.69 #define ENET\_MCMD\_SCAN 0x00000002

MII Scan continuously

4.12.2.70 #define ENET\_MII\_RD\_TOUT 0x00050000

MII Read timeout count

4.12.2.71 #define ENET\_MII\_WR\_TOUT 0x00050000

MII Write timeout count

4.12.2.72 #define ENET\_MIND\_BUSY 0x00000001

MII is Busy

4.12.2.73 #define ENET\_MIND\_MIILINKFAIL 0x00000008

MII Link Failed

4.12.2.74 #define ENET\_MIND\_NOTVALID 0x00000004

MII Read Data not valid

4.12.2.75 #define ENET\_MIND\_SCANNING 0x00000002

MII Scanning in Progress

4.12.2.76 #define ENET\_MRDD\_DATA( n ) ((n) & 0xFFFF)

MII Management Read Data Register bit definitions.

Data field for MMI Management Read Data register

4.12.2.77 #define ENET\_MWTD\_DATA(n) ((n) & 0xFFFF)

Data field for MMI Management Write Data register

4.12.2.78 #define ENET\_POWERDOWN\_PD 0x80000000

Power Down MAC

4.12.2.79 #define ENET\_RCTRL\_INT 0x80000000

Generate RxDone Interrupt

4.12.2.80 #define ENET\_RCTRL\_SIZE( n ) (((n) - 1) & 0x7FF)

RX Descriptor Control structure type definition.

Buffer size field

4.12.2.81 #define ENET\_RHASH\_DA 0x001FF000

Hash CRC for Destination Address

4.12.2.82 #define ENET\_RHASH\_SA 0x000001FF

Hash CRC for Source Address

4.12.2.83 #define ENET\_RINFO\_ALIGN\_ERR 0x08000000

Alignment Error

4.12.2.84 #define ENET\_RINFO\_BCAST 0x00400000

**Broadcast Frame** 

4.12.2.85 #define ENET\_RINFO\_CRC\_ERR 0x00800000

**CRC** Error in Frame

```
4.12.2.86 #define ENET_RINFO_CTRL_FRAME 0x00040000
Control Frame
4.12.2.87 #define ENET_RINFO_ERR 0x80000000
Error Occured (OR of all errors)
4.12.2.88 #define ENET_RINFO_ERR_MASK
Value:
(ENET_RINFO_FAIL_FILT | ENET_RINFO_CRC_ERR
      ENET_RINFO_SYM_ERR | \
                                ENET_RINFO_LEN_ERR |
      ENET_RINFO_ALIGN_ERR | ENET_RINFO_OVERRUN)
RX Error status mask
4.12.2.89 #define ENET_RINFO_FAIL_FILT 0x00100000
RX Filter Failed
4.12.2.90 #define ENET_RINFO_LAST_FLAG 0x40000000
Last Fragment in Frame
4.12.2.91 #define ENET_RINFO_LEN_ERR 0x02000000
Length Error
4.12.2.92 #define ENET_RINFO_MCAST 0x00200000
Multicast Frame
4.12.2.93 #define ENET_RINFO_NO_DESCR 0x20000000
No new Descriptor available
4.12.2.94 #define ENET_RINFO_OVERRUN 0x10000000
Receive overrun
4.12.2.95 #define ENET_RINFO_RANGE_ERR 0x04000000
Range Error (exceeded max. size)
4.12.2.96 #define ENET_RINFO_SIZE( n ) (((n) & 0x7FF) + 1)
Data size in bytes
```

4.12.2.97 #define ENET\_RINFO\_SYM\_ERR 0x01000000

Symbol Error from PHY

4.12.2.98 #define ENET\_RINFO\_VLAN 0x00080000

**VLAN Frame** 

4.12.2.99 #define ENET\_RSV\_BROADCAST 0x02000000

**Broadcast Frame** 

4.12.2.100 #define ENET\_RSV\_CESEEN 0x00040000

Carrier Event Previously Seen

4.12.2.101 #define ENET\_RSV\_CONTROLFRAME 0x08000000

Control Frame

4.12.2.102 #define ENET\_RSV\_CRCERR 0x00100000

**CRC Error** 

4.12.2.103 #define ENET\_RSV\_DRIBBLENIBBLE 0x04000000

Dribble Nibble

4.12.2.104 #define ENET\_RSV\_LCERR 0x00200000

Length Check Error

4.12.2.105 #define ENET\_RSV\_LOR 0x00400000

Length Out of Range

4.12.2.106 #define ENET\_RSV\_MULTICAST 0x01000000

Multicast Frame

4.12.2.107 #define ENET\_RSV\_PAUSE 0x10000000

Pause Frame

4.12.2.108 #define ENET\_RSV\_PPI 0x00010000

Packet Previously Ignored

4.12.2.109 #define ENET\_RSV\_RBC 0x0000FFFF

Receive Byte Count

4.12.2.110 #define ENET\_RSV\_RCV 0x00080000

Receive Code Violation

4.12.2.111 #define ENET\_RSV\_ROK 0x00800000

Frame Received OK

4.12.2.112 #define ENET\_RSV\_RXDVSEEN 0x00020000

**RXDV Event Previously Seen** 

4.12.2.113 #define ENET\_RSV\_UO 0x20000000

**Unsupported Opcode** 

4.12.2.114 #define ENET\_RSV\_VLAN 0x40000000

**VLAN Frame** 

4.12.2.115 #define ENET\_RXFILTERCTRL\_ABE 0x00000002

Accept Broadcast Frames Enable

4.12.2.116 #define ENET\_RXFILTERCTRL\_AME 0x00000004

Accept Multicast Frames Enable

4.12.2.117 #define ENET\_RXFILTERCTRL\_AMHE 0x00000010

Accept Multicast Hash Filter Fram

4.12.2.118 #define ENET\_RXFILTERCTRL\_APE 0x00000020

Accept Perfect Match Enable

4.12.2.119 #define ENET\_RXFILTERCTRL\_AUE 0x00000001

Accept Unicast Frames Enable

4.12.2.120 #define ENET\_RXFILTERCTRL\_AUHE 0x000000008

Accept Unicast Hash Filter Frames

4.12.2.121 #define ENET\_RXFILTERCTRL\_MPEW 0x00001000

Magic Packet Filter WoL Enable

4.12.2.122 #define ENET\_RXFILTERCTRL\_RFEW 0x00002000

Perfect Filter WoL Enable

4.12.2.123 #define ENET\_RXFILTERWOLSTATUS\_ABW 0x00000002

Broadcast Frame caused WoL

4.12.2.124 #define ENET\_RXFILTERWOLSTATUS\_AMHW 0x00000010

Multicast Hash Filter Frame WoL

4.12.2.125 #define ENET\_RXFILTERWOLSTATUS\_AMW 0x00000004

Multicast Frame caused WoL

4.12.2.126 #define ENET\_RXFILTERWOLSTATUS\_APW 0x00000020

Perfect Filter WoL

4.12.2.127 #define ENET\_RXFILTERWOLSTATUS\_AUHW 0x00000008

Unicast Hash Filter Frame WoL

4.12.2.128 #define ENET\_RXFILTERWOLSTATUS\_AUW 0x00000001

Unicast Frame caused WoL

4.12.2.129 #define ENET\_RXFILTERWOLSTATUS\_BITMASK 0x01BF

Receive Filter WoL Status/Clear bitmasl value

4.12.2.130 #define ENET\_RXFILTERWOLSTATUS\_MPW 0x00000100

Magic Packet Filter caused WoL

4.12.2.131 #define ENET\_RXFILTERWOLSTATUS\_RFW 0x00000080

RX Filter caused WoL

4.12.2.132 #define ENET\_STATUS\_RXSTATUS 0x00000001

Receive Channel Active Status

4.12.2.133 #define ENET\_STATUS\_TXSTATUS 0x00000002

Transmit Channel Active Status

4.12.2.134 #define ENET\_SUPP\_100Mbps\_SPEED 0x00000100

Reduced MII Logic Current Speed

4.12.2.135 #define ENET\_TCTRL\_CRC 0x20000000

Append a hardware CRC to Frame

4.12.2.136 #define ENET\_TCTRL\_HUGE 0x08000000

Enable Huge Frame

4.12.2.137 #define ENET\_TCTRL\_INT 0x80000000

Generate TxDone Interrupt

4.12.2.138 #define ENET\_TCTRL\_LAST 0x40000000

Last Descriptor for TX Frame

4.12.2.139 #define ENET\_TCTRL\_OVERRIDE 0x04000000

Override Default MAC Registers

4.12.2.140 #define ENET\_TCTRL\_PAD 0x10000000

Pad short Frames to 64 bytes

4.12.2.141 #define ENET\_TCTRL\_SIZE( n ) (((n) - 1) & 0x7FF)

Size of data buffer in bytes

4.12.2.142 #define ENET\_TEST\_SCPQ 0x00000001

Shortcut Pause Quanta

4.12.2.143 #define ENET\_TEST\_TESTBP 0x00000004

Test Back Pressure

4.12.2.144 #define ENET\_TEST\_TESTPAUSE 0x00000002

Test Pause

4.12.2.145 #define ENET\_TINFO\_COL\_CNT 0x01E00000

Collision Count

4.12.2.146 #define ENET\_TINFO\_DEFER 0x02000000

Packet Deferred (not an error)

4.12.2.147 #define ENET\_TINFO\_ERR 0x80000000

Error Occured (OR of all errors)

4.12.2.148 #define ENET\_TINFO\_EXCESS\_COL 0x08000000

**Excessive Collision** 

4.12.2.149 #define ENET\_TINFO\_EXCESS\_DEF 0x04000000

**Excessive Deferral** 

4.12.2.150 #define ENET\_TINFO\_LATE\_COL 0x10000000

Late Collision Occured

4.12.2.151 #define ENET\_TINFO\_NO\_DESCR 0x40000000

No new Descriptor available

4.12.2.152 #define ENET\_TINFO\_UNDERRUN 0x20000000

Transmit Underrun

4.12.2.153 #define ENET\_TSV0\_BACKPRESSURE 0x40000000

**Backpressure Method Applied** 

4.12.2.154 #define ENET\_TSV0\_BROADCAST 0x00000020

**Broadcast Destination** 

4.12.2.155 #define ENET\_TSV0\_CONTROLFRAME 0x10000000

Control Frame

4.12.2.156 #define ENET\_TSV0\_CRCERR 0x00000001

**CRC** error

4.12.2.157 #define ENET\_TSV0\_DONE 0x00000008

Tramsmission Completed

4.12.2.158 #define ENET\_TSV0\_EXCOL 0x00000100

**Excessive Collision** 

4.12.2.159 #define ENET\_TSV0\_EXDF 0x00000080

**Excessive Packet Deferral** 

4.12.2.160 #define ENET\_TSV0\_GIANT 0x00000400

Giant Frame

4.12.2.161 #define ENET\_TSV0\_LCE 0x00000002

Length Check Error

4.12.2.162 #define ENET\_TSV0\_LCOL 0x00000200

Late Collision Occured

4.12.2.163 #define ENET\_TSV0\_LOR 0x00000004

Length Out of Range

4.12.2.164 #define ENET\_TSV0\_MULTICAST 0x00000010

**Multicast Destination** 

4.12.2.165 #define ENET\_TSV0\_PACKETDEFER 0x00000040

Packet Deferred

4.12.2.166 #define ENET\_TSV0\_PAUSE 0x20000000

Pause Frame

4.12.2.167 #define ENET\_TSV0\_TOTALBYTES 0x0FFFF000

Total Bytes Transferred

4.12.2.168 #define ENET\_TSV0\_UNDERRUN 0x00000800

Buffer Underrun

4.12.2.169 #define ENET\_TSV0\_VLAN 0x80000000

**VLAN Frame** 

4.12.2.170 #define ENET\_TSV1\_TBC 0x0000FFFF

Transmit Byte Count

4.12.2.171 #define ENET\_TSV1\_TCC 0x000F0000

Transmit Collision Count

## 4.12.3 Function Documentation

4.12.3.1 STATIC INLINE void Chip\_ENET\_ClearIntStatus ( LPC\_ENET\_T \* pENET, uint32\_t mask )

Clear the interrupt status.

**Parameters** 

| pENET | : The base of ENET peripheral on the chip         |
|-------|---------------------------------------------------|
| mask  | : Interrupt mask (Or-ed bit values of ENET_INT_*) |

## Returns

Nothing

4.12.3.2 void Chip\_ENET\_DeInit ( LPC\_ENET\_T \* pENET )

De-initialize the ethernet interface.

**Parameters** 

```
pENET : The base of ENET peripheral on the chip
```

## Returns

Nothing

4.12.3.3 STATIC INLINE void Chip\_ENET\_DisableInt ( LPC\_ENET\_T \* pENET, uint32\_t mask )

Disable ENET interrupts.

**Parameters** 

| pENET | : The base of ENET peripheral on the chip         |
|-------|---------------------------------------------------|
| mask  | : Interrupt mask (Or-ed bit values of ENET_INT_*) |

#### Returns

Nothing

4.12.3.4 STATIC INLINE void Chip\_ENET\_DisableRXFilter ( LPC\_ENET\_T \* pENET, uint32\_t mask )

Disable Rx Filter.

#### **Parameters**

| pENET | : The base of ENET peripheral on the chip               |
|-------|---------------------------------------------------------|
| mask  | : Filter mask (Or-ed bit values of ENET_RXFILTERCTRL_*) |

# Returns

Nothing

4.12.3.5 STATIC INLINE void Chip\_ENET\_EnableInt ( LPC\_ENET\_T \* pENET, uint32\_t mask )

Enable ENET interrupts.

## **Parameters**

| pENET | : The base of ENET peripheral on the chip         |
|-------|---------------------------------------------------|
| mask  | : Interrupt mask (Or-ed bit values of ENET_INT_*) |

## Returns

Nothing

4.12.3.6 STATIC INLINE void Chip\_ENET\_EnableRXFilter ( LPC\_ENET\_T \* pENET, uint32\_t mask )

#### Enable Rx Filter.

#### **Parameters**

| pENET | : The base of ENET peripheral on the chip               |
|-------|---------------------------------------------------------|
| mask  | : Filter mask (Or-ed bit values of ENET_RXFILTERCTRL_*) |

## Returns

Nothing

4.12.3.7 uint32\_t Chip\_ENET\_FindMIIDiv ( LPC\_ENET\_T \* pENET, uint32\_t clockRate )

Find the divider index for a desired MII clock rate.

# **Parameters**

| ſ | pENET     | : The base of ENET peripheral on the chip |
|---|-----------|-------------------------------------------|
|   | clockRate | : Clock rate to get divider index for     |

## Returns

MII divider index to get the closest clock rate for clockRate

## Note

Use this function to get a divider index for the Chip\_ENET\_SetupMII() function determined from the desired MII clock rate.

4.12.3.8 ENET\_BUFF\_STATUS\_T Chip\_ENET\_GetBufferStatus ( LPC\_ENET\_T \* pENET, uint16\_t produceIndex, uint16\_t consumeIndex, uint16\_t buffSize )

Get the buffer status with the current Produce Index and Consume Index.

#### **Parameters**

| pENET        | : The base of ENET peripheral on the chip |
|--------------|-------------------------------------------|
| produceIndex | : Produce Index                           |
| consumeIndex | : Consume Index                           |
| buffSize     | : Buffer size                             |

#### Returns

Status (One of status value: ENET\_BUFF\_EMPTY/ENET\_BUFF\_FULL/ENET\_BUFF\_PARTIAL\_FULL)

4.12.3.9 uint32\_t Chip\_ENET\_GetFillDescNum ( LPC\_ENET\_T \* pENET, uint16\_t produceIndex, uint16\_t consumeIndex, uint16\_t buffSize )

Get the number of descriptors filled.

## **Parameters**

| pENET        | : The base of ENET peripheral on the chip |
|--------------|-------------------------------------------|
| produceIndex | : Produce Index                           |
| consumeIndex | : Consume Index                           |
| buffSize     | : Buffer size                             |

#### Returns

the number of descriptors

4.12.3.10 STATIC INLINE uint32\_t Chip\_ENET\_GetFreeDescNum ( LPC\_ENET\_T \* pENET, uint16\_t produceIndex, uint16\_t consumeIndex, uint16\_t buffSize )

Get the number of free descriptors.

## **Parameters**

| pENET        | : The base of ENET peripheral on the chip |
|--------------|-------------------------------------------|
| produceIndex | : Produce Index                           |
| consumeIndex | : Consume Index                           |
| buffSize     | : Buffer size                             |

## Returns

the number of descriptors

4.12.3.11 STATIC INLINE uint32\_t Chip\_ENET\_GetIntStatus ( LPC\_ENET\_T \* pENET )

Get the interrupt status.

# **Parameters**

| pENET : The base of ENET peripheral on the chip |
|-------------------------------------------------|
|-------------------------------------------------|

#### Returns

interrupt status (Or-ed bit values of ENET\_INT\_\*)

4.12.3.12 STATIC INLINE uint16\_t Chip\_ENET\_GetRXConsumeIndex ( LPC\_ENET\_T \* pENET )

Get the current Rx Consume Descriptor Index.

**Parameters** 

pENET : The base of ENET peripheral on the chip

Returns

Rx Consume Index

4.12.3.13 STATIC INLINE uint16\_t Chip\_ENET\_GetRXProduceIndex ( LPC\_ENET\_T \* pENET )

Get the current Rx Produce Descriptor Index.

**Parameters** 

pENET : The base of ENET peripheral on the chip

Returns

Rx Produce Index

4.12.3.14 STATIC INLINE uint16\_t Chip\_ENET\_GetTXConsumeIndex ( LPC\_ENET\_T \* pENET )

Get the current Tx Consume Descriptor Index.

**Parameters** 

pENET : The base of ENET peripheral on the chip

Returns

Tx Consume Index

4.12.3.15 STATIC INLINE uint16\_t Chip\_ENET\_GetTXProduceIndex ( LPC\_ENET\_T \* pENET )

Get the current Tx Produce Descriptor Index.

**Parameters** 

pENET : The base of ENET peripheral on the chip

Returns

Tx Produce Index

 $4.12.3.16 \quad uint16\_t \; Chip\_ENET\_IncRXConsumeIndex \left( \; LPC\_ENET\_T * \textit{pENET} \; \right)$ 

Increase the current Rx Consume Descriptor Index.

**Parameters** 

pENET : The base of ENET peripheral on the chip

# Returns

The new index value

4.12.3.17 uint16\_t Chip\_ENET\_IncTXProduceIndex ( LPC\_ENET\_T \* pENET )

Increase the current Tx Produce Descriptor Index.

#### **Parameters**

| pENET | : The base of ENET peripheral on the chip |
|-------|-------------------------------------------|
|-------|-------------------------------------------|

#### Returns

The new index value

4.12.3.18 void Chip\_ENET\_Init ( LPC\_ENET\_T \* pENET, bool useRMII )

Initialize ethernet interface.

#### **Parameters**

| pENET   | : The base of ENET peripheral on the chip         |
|---------|---------------------------------------------------|
| useRMII | : true to setup interface for RMII, false for MII |

#### Returns

Nothing

#### Note

Performs basic initialization of the ethernet interface in a default state. This is enough to place the interface in a usable state, but may require more setup outside this function.

```
4.12.3.19 void Chip_ENET_InitRxDescriptors ( LPC_ENET_T * pENET, ENET_RXDESC_T * pDescs, ENET_RXSTAT_T * pStatus, uint32_t descNum )
```

Configures the initial ethernet receive descriptors.

# **Parameters**

| pENET   | : The base of ENET peripheral on the chip |
|---------|-------------------------------------------|
| pDescs  | : Pointer to TX descriptor list           |
| pStatus | : Pointer to TX status list               |
| descNum | : the number of desciptors                |

## Returns

Nothing

```
4.12.3.20 void Chip_ENET_InitTxDescriptors ( LPC_ENET_T * pENET, ENET_TXDESC_T * pDescs, ENET_TXSTAT_T * pStatus, uint32_t descNum )
```

Configures the initial ethernet transmit descriptors.

#### **Parameters**

| pENET   | : The base of ENET peripheral on the chip |
|---------|-------------------------------------------|
| pDescs  | : Pointer to TX descriptor list           |
| pStatus | : Pointer to TX status list               |
| descNum | : the number of desciptors                |

## Returns

Nothing

4.12.3.21 STATIC INLINE bool Chip\_ENET\_IsMIIBusy ( LPC\_ENET\_T \* pENET )

Returns MII link (PHY) busy status.

**Parameters** 

| pENET | : The base of ENET peripheral on the chip |
|-------|-------------------------------------------|
|-------|-------------------------------------------|

#### Returns

Returns true if busy, otherwise false

4.12.3.22 STATIC INLINE bool Chip\_ENET\_IsRxEmpty ( LPC\_ENET\_T \* pENET )

Check if Rx buffer is empty.

**Parameters** 

| pENET : The base of ENET peripheral on the chip |
|-------------------------------------------------|
|-------------------------------------------------|

## Returns

true/false

4.12.3.23 STATIC INLINE bool Chip\_ENET\_IsTxFull ( LPC\_ENET\_T \* pENET )

Check if Tx buffer is full.

**Parameters** 

```
pENET : The base of ENET peripheral on the chip
```

## Returns

true/false

4.12.3.24 uint16\_t Chip\_ENET\_ReadMIIData ( LPC\_ENET\_T \* pENET )

Returns the value read from the PHY.

**Parameters** 

pENET : The base of ENET peripheral on the chip

Returns

Read value from PHY

4.12.3.25 STATIC INLINE void Chip\_ENET\_Reset ( LPC\_ENET\_T \* pENET )

Resets the ethernet interface.

**Parameters** 

pENET : The base of ENET peripheral on the chip

Returns

Nothing

Note

Resets the ethernet interface. This should be called prior to Chip\_ENET\_Init with a small delay after this call.

4.12.3.26 STATIC INLINE void Chip\_ENET\_ResetRXLogic ( LPC\_ENET\_T \* pENET )

Reset Rx Logic.

**Parameters** 

pENET : The base of ENET peripheral on the chip

Returns

Nothing

4.12.3.27 STATIC INLINE void Chip\_ENET\_ResetTXLogic ( LPC\_ENET\_T \* pENET )

Reset Tx Logic.

**Parameters** 

pENET : The base of ENET peripheral on the chip

Returns

Nothing

4.12.3.28 STATIC INLINE void Chip\_ENET\_RXDisable ( LPC\_ENET\_T \* pENET )

Disables ethernet packet reception.

**Parameters** 

pENET : The base of ENET peripheral on the chip

Returns

Nothing

4.12.3.29 STATIC INLINE void Chip\_ENET\_RXEnable ( LPC\_ENET\_T \* pENET )

Enables ethernet packet reception.

**Parameters** 

pENET : The base of ENET peripheral on the chip

Returns

Nothing

4.12.3.30 STATIC INLINE void Chip\_ENET\_Set100Mbps ( LPC\_ENET\_T \* pENET )

Selects 100Mbps for the current speed.

**Parameters** 

pENET : The base of ENET peripheral on the chip

Returns

Nothing

4.12.3.31 STATIC INLINE void Chip\_ENET\_Set10Mbps ( LPC\_ENET\_T \* pENET )

Selects 10Mbps for the current speed.

**Parameters** 

pENET: The base of ENET peripheral on the chip

Returns

Nothing

 $4.12.3.32 \quad \text{STATIC INLINE void Chip\_ENET\_SetADDR ( } \quad \text{LPC\_ENET\_T} * \textit{pENET}, \text{ const uint8\_t} * \textit{macAddr} \text{ )}$ 

Sets the address of the interface.

**Parameters** 

pENET : The base of ENET peripheral on the chip

macAddr : Pointer to the 6 bytes used for the MAC address

**Returns** 

Nothing

4.12.3.33 void Chip\_ENET\_SetFullDuplex ( LPC\_ENET\_T \* pENET )

Sets full duplex operation for the interface.

**Parameters** 

```
pENET : The base of ENET peripheral on the chip
```

Returns

Nothing

4.12.3.34 void Chip\_ENET\_SetHalfDuplex ( LPC\_ENET\_T \* pENET )

Sets half duplex operation for the interface.

**Parameters** 

| pENET | : The base of ENET peripheral on the chip |
|-------|-------------------------------------------|
|-------|-------------------------------------------|

**Returns** 

Nothing

4.12.3.35 void Chip\_ENET\_SetupMII ( LPC\_ENET\_T \* pENET, uint32\_t div, uint8\_t addr )

Sets up the PHY link clock divider and PHY address.

## **Parameters**

| pENET | : The base of ENET peripheral on the chip             |
|-------|-------------------------------------------------------|
| div   | : Divider index, not a divider value, see user manual |
| addr  | : PHY address, used with MII read and write           |

## Returns

Nothing

Note

The MII clock divider rate is divided from the peripheral clock returned from the Chip\_Clock\_GetSystem ClockRate() function. Use Chip\_ENET\_FindMIIDiv() with a desired clock rate to find the correct divider index value.

4.12.3.36 void Chip\_ENET\_StartMIIRead ( LPC\_ENET\_T \* pENET, uint8\_t reg )

Starts a PHY read via the MII.

#### **Parameters**

| pENET | : The base of ENET peripheral on the chip |
|-------|-------------------------------------------|
| reg   | : PHY register to read                    |

## Returns

Nothing

## Note

Start a PHY read operation. Does not block, requires calling IP\_ENET\_IsMIIBusy to determine when read is complete and calling IP\_ENET\_ReadMIIData to get the data.

4.12.3.37 void Chip\_ENET\_StartMIIWrite ( LPC\_ENET\_T \* pENET, uint8\_t reg, uint16\_t data )

Starts a PHY write via the MII.

#### **Parameters**

|   | pENET | : The base of ENET peripheral on the chip |
|---|-------|-------------------------------------------|
|   | reg   | : PHY register to write                   |
| ſ | data  | : Data to write to PHY register           |

#### Returns

Nothing

#### Note

Start a PHY write operation. Does not block, requires calling IP\_ENET\_IsMIIBusy to determine when write is complete.

4.12.3.38 STATIC INLINE void Chip\_ENET\_TXDisable ( LPC\_ENET\_T \* pENET )

Disables ethernet transmit.

**Parameters** 

| pENET | : The base of ENET peripheral on the chip |
|-------|-------------------------------------------|
|       |                                           |

## Returns

Nothing

4.12.3.39 STATIC INLINE void Chip\_ENET\_TXEnable ( LPC\_ENET\_T \* pENET )

Enables ethernet transmit.

**Parameters** 

| pENET | : The base of ENET peripheral on the chip |
|-------|-------------------------------------------|
|-------|-------------------------------------------|

Returns

Nothing

## 4.13 : Common GPIO functions

## **Functions**

• unsigned int GPIO\_Read (void)

Read from GPIO ports.

void GPIO\_Init (unsigned int pinMap)

Enable GPIO ports.

void GPIO\_SetDir (unsigned int pinMap, unsigned int pinDirectionMap)

Initialize directions for GPIO ports, input or output.

• void GPIO\_Write (unsigned int preparedValue, unsigned int pinMap)

Write on GPIO ports.

## 4.13.1 Detailed Description

This file contains common GPIO functions.

## 4.13.2 Function Documentation

4.13.2.1 void GPIO\_Init ( unsigned int pinMap )

Enable GPIO ports.

**Parameters** 

| pinMap | to enable GPIO ports |
|--------|----------------------|
|        |                      |

Returns

Nothing

4.13.2.2 unsigned int GPIO\_Read (void)

Read from GPIO ports.

**Parameters** 

Nothing

Returns

Value in GPIO ports

4.13.2.3 void GPIO\_SetDir ( unsigned int pinMap, unsigned int pinDirectionMap )

Initialize directions for GPIO ports, input or output.

**Parameters** 

GPIO ports to select

| , , , ·    | 1 1 10DIO 1             |  |
|------------|-------------------------|--|
| directions | or selected GPIO ports  |  |
| unconon    | or defected at 10 ports |  |

## Returns

Nothing

4.13.2.4 void GPIO\_Write ( unsigned int *preparedValue*, unsigned int *pinMap* )

Write on GPIO ports.

## **Parameters**

| value | to be written on selected ports    |
|-------|------------------------------------|
| ports | to be selected for write operation |

## Returns

Nothing

## 4.14 : Common I2C functions

## **Functions**

void I2C\_Init (void)

Make initialization for I2C communication.

• unsigned int I2C\_Transfer (unsigned char addr, int read, void \*data, unsigned int size, int freq)

Transfer data via I2C communication.

## 4.14.1 Detailed Description

This file contains common I2C functions.

## 4.14.2 Function Documentation

4.14.2.1 void I2C\_Init ( void )

Make initialization for I2C communication.

**Parameters** 

| A 1 .1 . |  |
|----------|--|
| Notnina  |  |
| rvouning |  |

#### Returns

Nothing

4.14.2.2 unsigned int I2C\_Transfer ( unsigned char addr, int read, void \* data, unsigned int size, int freq )

Transfer data via I2C communication.

## **Parameters**

| address         |                    |
|-----------------|--------------------|
| direction->     | read =1 or write=0 |
| data            | to be written      |
| data            | size               |
| communication's | frequency          |

### Returns

Response from an I2C transaction

## 4.15 CHIP: Common Chip ISP/IAP commands and return codes

#### **Macros**

- #define IAP PREWRRITE CMD 50
- #define IAP\_WRISECTOR\_CMD 51
- #define IAP\_ERSSECTOR\_CMD 52
- #define IAP\_BLANK\_CHECK\_SECTOR\_CMD 53
- #define IAP REPID CMD 54
- #define IAP\_READ\_BOOT\_CODE\_CMD 55
- #define IAP COMPARE CMD 56
- #define IAP REINVOKE ISP CMD 57
- #define IAP READ UID CMD 58
- #define IAP\_ERASE\_PAGE\_CMD 59
- #define IAP\_EEPROM\_WRITE 61
- #define IAP EEPROM READ 62
- #define IAP\_CMD\_SUCCESS 0
- #define IAP INVALID COMMAND 1
- #define IAP\_SRC\_ADDR\_ERROR 2
- #define IAP\_DST\_ADDR\_ERROR 3
- #define IAP\_SRC\_ADDR\_NOT\_MAPPED 4
- #define IAP\_DST\_ADDR\_NOT\_MAPPED 5
- #define IAP\_COUNT\_ERROR 6
- #define IAP\_INVALID\_SECTOR 7
- #define IAP SECTOR NOT BLANK 8
- #define IAP SECTOR NOT PREPARED 9
- #define IAP\_COMPARE\_ERROR 10
- #define IAP BUSY 11
- #define IAP\_PARAM\_ERROR 12
- #define IAP\_ADDR\_ERROR 13
- #define IAP\_ADDR\_NOT\_MAPPED 14
- #define IAP\_CMD\_LOCKED 15
- #define IAP\_INVALID\_CODE 16
- #define IAP\_INVALID\_BAUD\_RATE 17
- #define IAP\_INVALID\_STOP\_BIT 18
- #define IAP\_CRP\_ENABLED 19

## **Typedefs**

typedef void(\* IAP\_ENTRY\_T )(unsigned int[5], unsigned int[4])

#### **Functions**

- uint8\_t Chip\_IAP\_PreSectorForReadWrite (uint32\_t strSector, uint32\_t endSector)
  - Prepare sector for write operation.
- uint8\_t Chip\_IAP\_CopyRamToFlash (uint32\_t dstAdd, uint32\_t \*srcAdd, uint32\_t byteswrt)
   Copy RAM to flash.
- uint8\_t Chip\_IAP\_EraseSector (uint32\_t strSector, uint32\_t endSector)

Frase sector

- uint8\_t Chip\_IAP\_BlankCheckSector (uint32\_t strSector, uint32\_t endSector)
  - Blank check a sector or multiples sector of on-chip flash memory.
- uint32\_t Chip\_IAP\_ReadPID (void)

Read part identification number.

uint8\_t Chip\_IAP\_ReadBootCode (void)

Read boot code version number.

• uint8\_t Chip\_IAP\_Compare (uint32\_t dstAdd, uint32\_t srcAdd, uint32\_t bytescmp)

Compare the memory contents at two locations.

uint8\_t Chip\_IAP\_ReinvokeISP (void)

IAP reinvoke ISP to invoke the bootloader in ISP mode.

uint32\_t Chip\_IAP\_ReadUID (void)

Read the unique ID.

uint8\_t Chip\_IAP\_ErasePage (uint32\_t strPage, uint32\_t endPage)

Erase a page or multiple papers of on-chip flash memory.

## 4.15.1 Detailed Description

#### 4.15.2 Macro Definition Documentation

4.15.2.1 #define IAP\_ADDR\_ERROR 13

Address is not on word boundary

4.15.2.2 #define IAP\_ADDR\_NOT\_MAPPED 14

Address is not mapped in the memory map

4.15.2.3 #define IAP\_BLANK\_CHECK\_SECTOR\_CMD 53

Blank check sector

4.15.2.4 #define IAP\_BUSY 11

Flash programming hardware interface is busy

4.15.2.5 #define IAP\_CMD\_LOCKED 15

Command is locked

4.15.2.6 #define IAP\_CMD\_SUCCESS 0

Command is executed successfully

4.15.2.7 #define IAP\_COMPARE\_CMD 56

Compare two RAM address locations

4.15.2.8 #define IAP\_COMPARE\_ERROR 10

Source and destination data not equal

4.15.2.9 #define IAP\_COUNT\_ERROR 6

Byte count is not multiple of 4 or is not a permitted value

4.15.2.10 #define IAP\_CRP\_ENABLED 19

Code read protection enabled

4.15.2.11 #define IAP\_DST\_ADDR\_ERROR 3

Destination address is not on a correct boundary

4.15.2.12 #define IAP\_DST\_ADDR\_NOT\_MAPPED 5

Destination address is not mapped in the memory map

4.15.2.13 #define IAP\_EEPROM\_READ 62

**EEPROM READ command** 

4.15.2.14 #define IAP\_EEPROM\_WRITE 61

**EEPROM Write command** 

4.15.2.15 #define IAP\_ERASE\_PAGE\_CMD 59

Erase page

4.15.2.16 #define IAP\_ERSSECTOR\_CMD 52

Erase Sector command

4.15.2.17 #define IAP\_INVALID\_BAUD\_RATE 17

Invalid baud rate setting

4.15.2.18 #define IAP\_INVALID\_CODE 16

Unlock code is invalid

4.15.2.19 #define IAP\_INVALID\_COMMAND 1

Invalid command

4.15.2.20 #define IAP\_INVALID\_SECTOR 7

Sector number is invalid or end sector number is greater than start sector number

4.15.2.21 #define IAP\_INVALID\_STOP\_BIT 18

Invalid stop bit setting

4.15.2.22 #define IAP\_PARAM\_ERROR 12

nsufficient number of parameters or invalid parameter

4.15.2.23 #define IAP\_PREWRRITE\_CMD 50

Prepare sector for write operation command

4.15.2.24 #define IAP\_READ\_BOOT\_CODE\_CMD 55

Read Boot code version

4.15.2.25 #define IAP\_READ\_UID\_CMD 58

Read UID

4.15.2.26 #define IAP\_REINVOKE\_ISP\_CMD 57

Reinvoke ISP

4.15.2.27 #define IAP\_REPID\_CMD 54

Read PartID command

4.15.2.28 #define IAP\_SECTOR\_NOT\_BLANK 8

Sector is not blank

4.15.2.29 #define IAP\_SECTOR\_NOT\_PREPARED 9

Command to prepare sector for write operation was not executed

4.15.2.30 #define IAP\_SRC\_ADDR\_ERROR 2

Source address is not on word boundary

4.15.2.31 #define IAP\_SRC\_ADDR\_NOT\_MAPPED 4

Source address is not mapped in the memory map

4.15.2.32 #define IAP\_WRISECTOR\_CMD 51

Write Sector command

4.15.3 Function Documentation

4.15.3.1 uint8\_t Chip\_IAP\_BlankCheckSector ( uint32\_t strSector, uint32\_t endSector )

Blank check a sector or multiples sector of on-chip flash memory.

#### **Parameters**

| strSector | : Start sector number |
|-----------|-----------------------|
| endSector | : End sector number   |

#### Returns

Offset of the first non blank word location if the status code is SECTOR\_NOT\_BLANK

#### Note

The end sector must be greater than or equal to start sector number

4.15.3.2 uint8\_t Chip\_IAP\_Compare ( uint32\_t dstAdd, uint32\_t srcAdd, uint32\_t bytescmp )

Compare the memory contents at two locations.

#### **Parameters**

| dstAdd   | : Destination of the RAM address of data bytes to be compared |
|----------|---------------------------------------------------------------|
| srcAdd   | : Source of the RAM address of data bytes to be compared      |
| bytescmp | : Number of bytes to be compared                              |

#### Returns

Offset of the first mismatch of the status code is COMPARE\_ERROR

## Note

The addresses should be a word boundary and number of bytes should be a multiply of 4

4.15.3.3 uint8\_t Chip\_IAP\_CopyRamToFlash ( uint32\_t dstAdd, uint32\_t \* srcAdd, uint32\_t byteswrt )

Copy RAM to flash.

## **Parameters**

| dstAdd   | : Destination flash address where data bytes are to be written |
|----------|----------------------------------------------------------------|
| srcAdd   | : Source flash address where data bytes are to be read         |
| byteswrt | : Number of bytes to be written                                |

## Returns

Status code to indicate the command is executed successfully or not

### Note

The addresses should be a 256 byte boundary and the number of bytes should be 256 | 512 | 1024 | 4096

4.15.3.4 uint8\_t Chip\_IAP\_ErasePage ( uint32\_t strPage, uint32\_t endPage )

Erase a page or multiple papers of on-chip flash memory.

#### **Parameters**

| strPage | : Start page number |
|---------|---------------------|
| endPage | : End page number   |

#### Returns

Status code to indicate the command is executed successfully or not

#### Note

The page number must be greater than or equal to start page number

4.15.3.5 uint8\_t Chip\_IAP\_EraseSector ( uint32\_t strSector, uint32\_t endSector )

### Erase sector.

#### **Parameters**

| strSector | : Start sector number |
|-----------|-----------------------|
| endSector | : End sector number   |

#### Returns

Status code to indicate the command is executed successfully or not

#### Note

The end sector must be greater than or equal to start sector number

4.15.3.6 uint8\_t Chip\_IAP\_PreSectorForReadWrite ( uint32\_t strSector, uint32\_t endSector )

Prepare sector for write operation.

### **Parameters**

| strSector | : Start sector number |
|-----------|-----------------------|
| endSector | : End sector number   |

## Returns

Status code to indicate the command is executed successfully or not

#### Note

This command must be executed before executing "Copy RAM to flash" or "Erase Sector" command. The end sector must be greater than or equal to start sector number

4.15.3.7 uint8\_t Chip\_IAP\_ReadBootCode ( void )

Read boot code version number.

#### Returns

Boot code version number

```
4.15.3.8 uint32_t Chip_IAP_ReadPID ( void )

Read part identification number.

Returns
Part identification number

4.15.3.9 uint32_t Chip_IAP_ReadUID ( void )

Read the unique ID.

Returns
Status code to indicate the command is executed successfully or not

4.15.3.10 uint8_t Chip_IAP_ReinvokeISP ( void )

IAP reinvoke ISP to invoke the bootloader in ISP mode.

Returns
```

none

## 4.16 CHIP: LPC17xx/40xx I/O configuration driver

#### Classes

```
    struct PINMUX_GRP_T
        Array of IOCON pin definitions passed to Chip_IOCON_SetPinMuxing() must be in this format.
```

struct LPC\_IOCON\_T

IOCON register block.

#### **Macros**

```
• #define IOCON FUNC0 0x0
```

- #define IOCON FUNC1 0x1
- #define IOCON FUNC2 0x2
- #define IOCON\_FUNC3 0x3
- #define IOCON\_FUNC4 0x4
- #define IOCON\_FUNC5 0x5
- #define IOCON\_FUNC6 0x6
- #define IOCON FUNC7 0x7
- #define IOCON\_MODE\_INACT (0x0 << 3)</li>
- #define IOCON MODE PULLDOWN (0x1 << 3)</li>
- #define IOCON MODE PULLUP (0x2 << 3)</li>
- #define IOCON\_MODE\_REPEATER (0x3 << 3)</li>
- #define IOCON HYS EN (0x1 << 5)</li>
- #define IOCON\_INV\_EN (0x1 << 6)</li>
- #define IOCON\_ADMODE\_EN (0x0 << 7)</li>
- #define IOCON\_DIGMODE\_EN (0x1 << 7)</li>
- #define IOCON\_FILT\_DIS (0x1 << 8)</li>
- #define IOCON\_HS\_DIS (0x1 << 8)</li>
- #define IOCON\_HIDRIVE\_EN (0x1 << 9)</li>
- #define IOCON\_FASTSLEW\_EN (0x1 << 9)</li>
- #define IOCON\_OPENDRAIN\_EN (0x1 << 10)
- #define IOCON\_DAC\_EN (0x1 << 16)</li>
- #define FUNC0 0x0 /\*\* Function 0 \*/
- #define FUNC1 0x1 /\*\* Function 1 \*/
- #define FUNC2 0x2 /\*\* Function 2 \*/
- #define FUNC3 0x3 /\*\* Function 3 \*/
- #define MD\_PLN (0x0 << 3)</li>
- #define MD\_PDN (0x1 << 3)</li>
- #define MD\_PUP (0x2 << 3)</li>
- #define MD\_BUK (0x3 << 3)</li>
- #define MD\_HYS\_ENA (0x1 << 5)</li>
- #define MD\_HYS\_DIS (0x0 << 5)</li>
- #define MD\_IINV\_ENA (0x1 << 6)</li>
- #define MD\_IINV\_DIS (0x0 << 6)</li>
- #define MD\_OD\_ENA (0x1 << 10)
- #define MD\_OD\_DIS (0x0 << 10)
- #define MD\_HS\_ENA (0x0 << 8)</li>
   #define MD\_HS\_DIS (0x1 << 8)</li>
- #define MD\_ANA\_ENA (0x0 << 7)</li>
- #define MD ANA DIS (0x1 << 7)
- #define MD\_FILT\_ENA (0x0 << 8)
- #define MD\_FILT\_DIS (0x1 << 8)
- #define MD\_DAC\_ENA (0x1 << 16)</li>

- #define MD\_DAC\_DIS (0x0 << 16)</li>
- #define MD\_STD\_SLEW\_RATE (0x0 << 9)</li>
- #define MD\_FAST\_SLEW\_RATE (0x1 << 9)</li>
- #define MD\_HD\_ENA (0x1 << 9)</li>
- #define MD HD DIS (0x0 << 9)</li>
- #define FUNC4 0x4 /\*\* Function 4 \*/
- #define FUNC5 0x5 /\*\* Function 5 \*/
- #define FUNC6 0x6 /\*\* Function 6 \*/
- #define FUNC7 0x7 /\*\* Function 7 \*/

## **Functions**

• STATIC INLINE void Chip\_IOCON\_Init (LPC\_IOCON\_T \*pIOCON)

Initialize the IOCON peripheral.

STATIC INLINE void Chip\_IOCON\_PinMuxSet (LPC\_IOCON\_T \*pIOCON, uint8\_t port, uint8\_t pin, uint32\_t modefunc)

Sets I/O Control pin mux.

• STATIC INLINE void Chip\_IOCON\_PinMux (LPC\_IOCON\_T \*pIOCON, uint8\_t port, uint8\_t pin, uint32\_t mode, uint8\_t func)

Setup pin modes and function.

void Chip\_IOCON\_SetPinMuxing (LPC\_IOCON\_T \*pIOCON, const PINMUX\_GRP\_T \*pinArray, uint32\_

 t arrayLength)

Set all I/O Control pin muxing.

#### 4.16.1 Detailed Description

### 4.16.2 Macro Definition Documentation

```
4.16.2.1 #define FUNC0 0x0 /** Function 0 */
```

IOCON function and mode selection definitions (old) For backwards compatibility.

```
4.16.2.2 #define IOCON_ADMODE_EN (0x0 << 7)
```

Enables analog input function (analog pins only)

```
4.16.2.3 #define IOCON_DAC_EN (0x1 << 16)
```

**Enables DAC function** 

4.16.2.4 #define IOCON\_DIGMODE\_EN (0x1 << 7)

Enables digital function (analog pins only)

4.16.2.5 #define IOCON\_FASTSLEW\_EN (0x1 << 9)

Enables fast slew

4.16.2.6 #define IOCON\_FILT\_DIS (0x1 << 8)

Disables noise pulses filtering (10nS glitch filter)

4.16.2.7 #define IOCON\_FUNC0 0x0

IOCON function and mode selection definitions See the User Manual for specific modes and functions supoprted by the various LPC11xx devices. Functionality can vary per device. Selects pin function 0

4.16.2.8 #define IOCON\_FUNC1 0x1

Selects pin function 1

4.16.2.9 #define IOCON\_FUNC2 0x2

Selects pin function 2

4.16.2.10 #define IOCON\_FUNC3 0x3

Selects pin function 3

4.16.2.11 #define IOCON\_FUNC4 0x4

Selects pin function 4

4.16.2.12 #define IOCON\_FUNC5 0x5

Selects pin function 5

4.16.2.13 #define IOCON\_FUNC6 0x6

Selects pin function 6

4.16.2.14 #define IOCON\_FUNC7 0x7

Selects pin function 7

4.16.2.15 #define IOCON\_HIDRIVE\_EN (0x1 << 9)

Sink current is 20 mA

4.16.2.16 #define IOCON\_HS\_DIS (0x1 << 8)

I2C glitch filter and slew rate disabled

4.16.2.17 #define IOCON\_HYS\_EN (0x1 << 5)

Enables hysteresis

4.16.2.18 #define IOCON\_INV\_EN (0x1 << 6)

Enables invert function on input

4.16.2.19 #define IOCON\_MODE\_INACT (0x0 << 3) No addition pin function 4.16.2.20 #define IOCON\_MODE\_PULLDOWN (0x1 << 3) Selects pull-down function 4.16.2.21 #define IOCON\_MODE\_PULLUP (0x2 << 3) Selects pull-up function 4.16.2.22 #define IOCON\_MODE\_REPEATER (0x3 << 3) Selects pin repeater function 4.16.2.23 #define IOCON\_OPENDRAIN\_EN (0x1 << 10) Enables open-drain function 4.16.2.24 #define MD\_ANA\_DIS (0x1 << 7) Macro to disable analog mode (ADC)- use with Chip\_IOCON\_PinMux 4.16.2.25 #define MD\_ANA\_ENA (0x0 << 7) Macro to enable analog mode (ADC)- use with Chip\_IOCON\_PinMux 4.16.2.26 #define MD\_DAC\_DIS (0x0 << 16) Macro to disable DAC- use with Chip\_IOCON\_PinMux 4.16.2.27 #define MD\_DAC\_ENA (0x1 << 16) Macro to enable DAC- use with Chip IOCON PinMux 4.16.2.28 #define MD\_FAST\_SLEW\_RATE (0x1 << 9) Macro to enable fast mode, slew rate control is disabled - use with Chip\_IOCON\_PinMux 4.16.2.29 #define MD\_FILT\_DIS (0x1 << 8) Macro to disable input filter- use with Chip\_IOCON\_PinMux 4.16.2.30 #define MD\_FILT\_ENA (0x0 << 8)

Macro to enable input filter- use with Chip\_IOCON\_PinMux

4.16.2.31 #define MD\_HD\_DIS (0x0 << 9)

Macro to disable high drive output- use with Chip\_IOCON\_PinMux

4.16.2.32 #define MD\_HD\_ENA (0x1 << 9)

Macro to enable high drive output- use with Chip IOCON PinMux

4.16.2.33 #define MD\_HS\_DIS (0x1 << 8)

Macro to disable I2C 50ns glitch filter and slew rate control- use with Chip\_IOCON\_PinMux

4.16.2.34 #define MD\_HS\_ENA (0x0 << 8)

Macro to enable I2C 50ns glitch filter and slew rate control- use with Chip\_IOCON\_PinMux

4.16.2.35 #define MD\_HYS\_DIS (0x0 << 5)

Macro to disable hysteresis- use with Chip\_IOCON\_PinMux

4.16.2.36 #define MD\_HYS\_ENA (0x1 << 5)

Macro to enable hysteresis- use with Chip IOCON PinMux

4.16.2.37 #define MD\_IINV\_DIS (0x0 << 6)

Macro to disable input inversion- use with Chip\_IOCON\_PinMux

4.16.2.38 #define MD\_IINV\_ENA (0x1 << 6)

Macro to enable input inversion- use with Chip\_IOCON\_PinMux

4.16.2.39 #define MD\_OD\_DIS (0x0 << 10)

Macro to disable simulated open drain mode- use with Chip\_IOCON\_PinMux

4.16.2.40 #define MD\_OD\_ENA (0x1 << 10)

Macro to enable simulated open drain mode- use with Chip\_IOCON\_PinMux

4.16.2.41 #define MD\_STD\_SLEW\_RATE (0x0 << 9)

Macro to enable standard mode, slew rate control is enabled - use with Chip\_IOCON\_PinMux

4.16.3 Function Documentation

4.16.3.1 STATIC INLINE void Chip\_IOCON\_Init ( LPC\_IOCON\_T \* pIOCON )

Initialize the IOCON peripheral.

#### **Parameters**

| pIOCON | : The base of IOCON peripheral on the chip |
|--------|--------------------------------------------|
|--------|--------------------------------------------|

#### Returns

Nothing

4.16.3.2 STATIC INLINE void Chip\_IOCON\_PinMux ( LPC\_IOCON\_T \* pIOCON, uint8\_t port, uint8\_t pin, uint32\_t mode, uint8\_t func )

Setup pin modes and function.

#### **Parameters**

| pIOCON | : The base of IOCON peripheral on the chip               |
|--------|----------------------------------------------------------|
| port   | : port number                                            |
| pin    | : gpio pin number                                        |
| mode   | : OR'ed values or type IOCON_*                           |
| func   | : Pin function, value of type IOCON_FUNC0 to IOCON_FUNC7 |

#### Returns

Nothing

4.16.3.3 STATIC INLINE void Chip\_IOCON\_PinMuxSet ( LPC\_IOCON\_T \* plOCON, uint8\_t port, uint8\_t pin, uint32\_t modefunc )

Sets I/O Control pin mux.

## **Parameters**

| pIOCON   | : The base of IOCON peripheral on the chip |
|----------|--------------------------------------------|
| port     | : GPIO port to mux                         |
| pin      | : GPIO pin to mux                          |
| modefunc | : OR'ed values or type IOCON_*             |

## Returns

Nothing

4.16.3.4 void Chip\_IOCON\_SetPinMuxing ( LPC\_IOCON\_T \* plOCON, const PINMUX\_GRP\_T \* pinArray, uint32\_t arrayLength )

Set all I/O Control pin muxing.

## **Parameters**

| pIOCON      | : The base of IOCON peripheral on the chip |
|-------------|--------------------------------------------|
| pinArray    | : Pointer to array of pin mux selections   |
| arrayLength | : Number of entries in pinArray            |

## Returns

Nothing

## 4.17 : Common LCD functions

## **Functions**

```
    void LCD_Init (void)
```

Make initialization for LCD.

• void LCD\_WriteChar (char data, int x, int y)

Write single char on LCD.

• void LCD\_WriteString (char \*data, int x, int y)

Write a string on LCD.

• void LCD\_CleanDisplay (char color)

Clean Icd's display.

## 4.17.1 Detailed Description

This file contains common LCD functions.

## 4.17.2 Function Documentation

4.17.2.1 void LCD\_CleanDisplay ( char color )

Clean Icd's display.

**Parameters** 

| color | to be on foreground |
|-------|---------------------|
|-------|---------------------|

#### Returns

Nothing

4.17.2.2 void LCD\_Init ( void )

Make initialization for LCD.

**Parameters** 

Nothing

Returns

Nothing

Note

This initialization use SPI communication

4.17.2.3 void LCD\_WriteChar ( char data, int x, int y )

Write single char on LCD.

## **Parameters**

| data | to be written      |
|------|--------------------|
| X    | initial coordenate |
| У    | initial coordenate |

Returns

Nothing

Note

This operation use SPI communication

4.17.2.4 void LCD\_WriteString ( char \* data, int x, int y )

Write a string on LCD.

## **Parameters**

| data | to be written      |
|------|--------------------|
| X    | initial coordenate |
| У    | initial coordenate |

Returns

Nothing

Note

This operation calls n times WriteChar till value == '\0'

## 4.18 BOARD: Board specific PHY drivers

#### **Macros**

```
    #define PHY_LINK_ERROR (1 << 0)</li>
```

- #define PHY\_LINK\_BUSY (1 << 1)</li>
- #define PHY\_LINK\_CHANGED (1 << 2)
- #define PHY\_LINK\_CONNECTED (1 << 3)</li>
- #define PHY\_LINK\_SPEED100 (1 << 4)</li>
- #define PHY\_LINK\_FULLDUPLX (1 << 5)</li>

#### **Functions**

uint32\_t lpcPHYStsPoll (void)

Phy status update state machine.

• uint32\_t lpc\_phy\_init (bool rmii, p\_msDelay\_func\_t pDelayMsFunc)

Initialize the PHY.

#### 4.18.1 Detailed Description

The simple PHY function API provides simple non-blocking PHY status monitoring and initialization support for various Ethernet PHYs. To initialize the PHY, call lpc\_phy\_init() once. lpc\_phy\_init() requires several standard functions from the MAC driver for interfacing to the PHY via a MII link (Chip\_ENET\_StartMIIWrite(), Chip\_ENET\_& IsMIIBusy(), Chip\_ENET\_StartMIIRead(), and Chip\_ENET\_ReadMIIData()).

Once initialized, just preiodically call the lpcPHYStsPoll() function from the background loop or a thread and monitor the returned status to determine if the PHY state has changed and the current PHY state.

#### 4.18.2 Macro Definition Documentation

```
4.18.2.1 #define PHY_LINK_BUSY (1 << 1)
```

PHY status bit for MII link busy

```
4.18.2.2 #define PHY_LINK_CHANGED (1 << 2)
```

PHY status bit for changed state (not persistent)

4.18.2.3 #define PHY\_LINK\_CONNECTED (1 << 3)

PHY status bit for connected state

4.18.2.4 #define PHY\_LINK\_ERROR (1 << 0)

PHY status bit for link error

4.18.2.5 #define PHY\_LINK\_FULLDUPLX (1 << 5)

PHY status bit for full duplex mode

4.18.2.6 #define PHY\_LINK\_SPEED100 (1 << 4)

PHY status bit for 100Mbps mode

## 4.18.3 Function Documentation

4.18.3.1 uint32\_t lpc\_phy\_init ( bool rmii, p\_msDelay\_func\_t pDelayMsFunc )

Initialize the PHY.

#### **Parameters**

| rmii         | : Initializes PHY for RMII mode if true, MII if false |
|--------------|-------------------------------------------------------|
| pDelayMsFunc | : Delay function (in mS) used for this driver         |

#### Returns

PHY\_LINK\_ERROR or 0 on success

#### Note

This function initializes the PHY. It will block until complete. It will not wait for the PHY to detect a connected cable and remain busy. Use IpcPHYStsPoll to detect cable insertion.

4.18.3.2 uint32\_t lpcPHYStsPoll ( void )

Phy status update state machine.

### Returns

An Or'ed value of PHY\_LINK\_\* statuses

#### Note

This function can be called at any rate and will poll the the PHY status. Multiple calls may be needed to determine PHY status.

# 4.19 CHIP: LPC Common Types

## Modules

- LPC Public Types
- LPC Public Macros

## 4.19.1 Detailed Description

4.20 LPC Public Types 95

## 4.20 LPC Public Types

#### **Macros**

```
#define PARAM_SETSTATE(State) ((State == RESET) || (State == SET))
```

- #define  $PARAM\_FUNCTIONALSTATE(State)$  ((State == DISABLE) || (State == ENABLE))
- #define INLINE inline

## **Typedefs**

- typedef enum FlagStatus IntStatus
- · typedef enum FlagStatus SetState
- typedef void(\* PFV )()
- typedef int32\_t(\* PFI )()
- · typedef char CHAR
- typedef uint8 t UNS 8
- typedef int8\_t INT\_8
- typedef uint16\_t UNS\_16
- typedef int16\_t INT\_16
- typedef uint32\_t UNS\_32
- typedef int32\_t INT\_32
- typedef int64\_t INT\_64
- typedef uint64\_t UNS\_64
- typedef bool BOOL\_32
- typedef bool BOOL 16
- typedef bool BOOL\_8

## **Enumerations**

```
• enum Bool { FALSE = 0, TRUE = !FALSE }
```

Boolean Type definition.

• enum FlagStatus { RESET = 0, SET = !RESET }

Boolean Type definition.

• enum FunctionalState { DISABLE = 0, ENABLE = !DISABLE }

Functional State Definition.

- enum Status { ERROR = 0, SUCCESS = !ERROR }
- enum TRANSFER\_BLOCK\_T { NONE\_BLOCKING = 0, BLOCKING }

## 4.20.1 Detailed Description

## 4.20.2 Typedef Documentation

4.20.2.1 typedef bool BOOL\_16

16 bit boolean type

4.20.2.2 typedef bool BOOL\_32

32 bit boolean type

4.20.2.3 typedef bool BOOL\_8 8 bit boolean type 4.20.2.4 typedef char CHAR LPC type for character type 4.20.2.5 typedef int16\_t INT\_16 LPC type for 16 bit signed value 4.20.2.6 typedef int32\_t INT\_32 LPC type for 32 bit signed value 4.20.2.7 typedef int64\_t INT\_64 LPC type for 64 bit signed value 4.20.2.8 typedef int8\_t INT\_8 LPC type for 8 bit signed value 4.20.2.9 typedef int32\_t(\* PFI)() Pointer to Function returning int32\_t (any number of parameters) 4.20.2.10 typedef void(\* PFV)() Pointer to Function returning Void (any number of parameters) 4.20.2.11 typedef uint16\_t UNS\_16 LPC type for 16 bit unsigned value 4.20.2.12 typedef uint32\_t UNS\_32 LPC type for 32 bit unsigned value 4.20.2.13 typedef uint64\_t UNS\_64 LPC type for 64 bit unsigned value

4.20.2.14 typedef uint8\_t UNS\_8

LPC type for 8 bit unsigned value

## 4.20.3 Enumeration Type Documentation

4.20.3.1 enum FlagStatus

Boolean Type definition.

Flag Status and Interrupt Flag Status type definition

4.20.3.2 enum Status

@ Status type definition

4.20.3.3 enum TRANSFER\_BLOCK\_T

Read/Write transfer type mode (Block or non-block)

Enumerator

**NONE\_BLOCKING** None Blocking type **BLOCKING** Blocking type

## 4.21 LPC Public Macros

## Macros

- #define \_**BIT**(n) (1 << (n))
- #define  $\_SBF(f, v) ((v) << (f))$
- #define **\_BITMASK**(field\_width) ( \_BIT(field\_width) 1)
- #define **NULL** ((void \*) 0)
- #define **NELEMENTS**(array) (sizeof(array) / sizeof(array[0]))
- #define STATIC static
- #define **EXTERN** extern
- #define **MAX**(a, b) (((a) > (b)) ? (a) : (b))
- #define **MIN**(a, b) (((a) < (b)) ? (a) : (b))

## 4.21.1 Detailed Description

## 4.22 CHIP: LPC17XX/40XX ROM API declarations and functions

## Classes

• struct LPC\_ROM\_API\_T

LPC17XX/40XX High level ROM API structure.

## **Macros**

- #define LPC\_ROM\_API\_BASE\_LOC 0x1FFF1FF8
- #define LPC\_ROM\_API (\*(LPC\_ROM\_API\_T \* \*) LPC\_ROM\_API\_BASE\_LOC)
- #define IAP\_ENTRY\_LOCATION 0X1FFF1FF1

## 4.22.1 Detailed Description

#### 4.23 CHIP: LPC17xx/40xx Real Time Clock driver

#### Classes

```
    struct LPC_RTC_T
        Real Time Clock register block structure.

    struct LPC_REGFILE_T
        Register File register block structure.
```

struct RTC\_TIME\_T

#### Macros

```
    #define RTC_ILR_BITMASK ((0x00000003))
```

- #define RTC\_IRL\_RTCCIF ((1 << 0))
- #define RTC IRL RTCALF ((1 << 1))</li>
- #define RTC\_CCR\_BITMASK ((0x00000013))
- #define RTC CCR CLKEN ((1 << 0))</li>
- #define RTC\_CCR\_CTCRST ((1 << 1))
- #define RTC\_CCR\_CCALEN ((1 << 4))</li>
- #define RTC\_AMR\_CIIR\_IMSEC ((1 << 0))</li>
- #define RTC AMR CIIR IMMIN ((1 << 1))</li>
- #define RTC AMR CIIR IMHOUR ((1 << 2))</li>
- #define RTC\_AMR\_CIIR\_IMDOM ((1 << 3))
- #define RTC AMR CIIR IMDOW ((1 << 4))</li>
- #define RTC\_AMR\_CIIR\_IMDOY ((1 << 5))</li>
- #define RTC\_AMR\_CIIR\_IMMON ((1 << 6))</li>
- #define RTC AMR CIIR IMYEAR ((1 << 7))
- #define RTC AMR CIIR BITMASK ((0xFF))
- #define RTC\_AUX\_RTC\_OSCF ((1 << 4))</li>
- #define RTC\_AUXEN\_RTC\_OSCFEN ((1 << 4))</li>
- #define RTC\_CTIME0\_SECONDS\_MASK ((0x3F))
- #define RTC\_CTIMEO\_MINUTES\_MASK ((0x3F00))
- #define RTC CTIMEO HOURS MASK ((0x1F0000))
- #define RTC CTIMEO DOW MASK ((0x7000000))
- #define RTC CTIME1 DOM MASK ((0x1F))
- #define RTC CTIME1 MONTH MASK ((0xF00))
- #define RTC\_CTIME1\_YEAR\_MASK ((0xFFF0000))
- #define RTC\_CTIME2\_DOY\_MASK ((0xFFF))
- #define RTC SEC MASK (0x0000003F)
- #define RTC MIN MASK (0x0000003F)
- #define RTC\_HOUR\_MASK (0x0000001F)
- #define RTC\_DOM\_MASK (0x0000001F)
- #define RTC\_DOW\_MASK (0x00000007)
- #define RTC\_DOY\_MASK (0x000001FF)
- #define RTC MONTH MASK (0x0000000F)
- #define RTC YEAR MASK (0x00000FFF)
- #define RTC\_SECOND\_MAX 59
- #define RTC\_MINUTE\_MAX 59
- #define RTC\_HOUR\_MAX 23
- #define RTC\_MONTH\_MIN 1
- #define RTC MONTH MAX 12
- #define RTC DAYOFMONTH MIN 1
- #define RTC DAYOFMONTH MAX 31
- #define RTC\_DAYOFWEEK\_MAX 6

- #define RTC DAYOFYEAR MIN 1
- #define RTC\_DAYOFYEAR\_MAX 366
- #define RTC\_YEAR\_MAX 4095
- #define RTC CALIBRATION CALVAL MASK ((0x1FFFF))
- #define RTC\_CALIBRATION\_LIBDIR ((1 << 17))</li>
- #define RTC\_CALIBRATION\_MAX ((0x20000))
- #define RTC CALIB DIR FORWARD ((uint8 t) (0))
- #define RTC\_CALIB\_DIR\_BACKWARD ((uint8\_t) (1))

#### **Enumerations**

• enum RTC TIMEINDEX T {

RTC\_TIMETYPE\_SECOND, RTC\_TIMETYPE\_MINUTE, RTC\_TIMETYPE\_HOUR, RTC\_TIMETYPE\_DA↔ YOFMONTH,

RTC\_TIMETYPE\_DAYOFWEEK, RTC\_TIMETYPE\_DAYOFYEAR, RTC\_TIMETYPE\_MONTH, RTC\_TIM← ETYPE YEAR,

RTC\_TIMETYPE\_LAST }

RTC time type option.

RTC enumeration.

#### **Functions**

void Chip\_RTC\_ResetClockTickCounter (LPC\_RTC\_T \*pRTC)

Reset clock tick counter in the RTC peripheral.

void Chip\_RTC\_Enable (LPC\_RTC\_T \*pRTC, FunctionalState NewState)

Start/Stop RTC peripheral.

• void Chip RTC CntIncrIntConfig (LPC RTC T \*pRTC, uint32 t cntrMask, FunctionalState NewState)

Enable/Disable Counter increment interrupt for a time type in the RTC peripheral.

- void Chip\_RTC\_AlarmIntConfig (LPC\_RTC\_T \*pRTC, uint32\_t alarmMask, FunctionalState NewState)

  Enable/Disable Alarm interrupt for a time type in the RTC peripheral.
- STATIC INLINE void Chip\_RTC\_SetTime (LPC\_RTC\_T \*pRTC, RTC\_TIMEINDEX\_T Timetype, uint32\_

   t TimeValue)

Set current time value for a time type in the RTC peripheral.

- STATIC INLINE uint32\_t Chip\_RTC\_GetTime (LPC\_RTC\_T \*pRTC, RTC\_TIMEINDEX\_T Timetype)

  Get current time value for a type time type.
- void Chip\_RTC\_SetFullTime (LPC\_RTC\_T \*pRTC, RTC\_TIME\_T \*pFullTime)

Set full time in the RTC peripheral.

• void Chip\_RTC\_GetFullTime (LPC\_RTC\_T \*pRTC, RTC\_TIME\_T \*pFullTime)

Get full time from the RTC peripheral.

STATIC INLINE void Chip\_RTC\_SetAlarmTime (LPC\_RTC\_T \*pRTC, RTC\_TIMEINDEX\_T Timetype, uint32\_t ALValue)

Set alarm time value for a time type.

- STATIC INLINE uint32\_t Chip\_RTC\_GetAlarmTime (LPC\_RTC\_T \*pRTC, RTC\_TIMEINDEX\_T Timetype)

  Get alarm time value for a time type.
- void Chip\_RTC\_SetFullAlarmTime (LPC\_RTC\_T \*pRTC, RTC\_TIME\_T \*pFullTime)

Set full alarm time in the RTC peripheral.

void Chip\_RTC\_GetFullAlarmTime (LPC\_RTC\_T \*pRTC, RTC\_TIME\_T \*pFullTime)

Get full alarm time in the RTC peripheral.

• STATIC INLINE void Chip REGFILE Write (LPC REGFILE T \*pRegFile, uint8 t index, uint32 t value)

Write value to General purpose registers.

```
    STATIC INLINE uint32_t Chip_REGFILE_Read (LPC_REGFILE_T *pRegFile, uint8_t index)

          Read value from General purpose registers.

    void Chip RTC CalibCounterCmd (LPC RTC T*pRTC, FunctionalState NewState)

          Enable/Disable calibration counter in the RTC peripheral.

    STATIC INLINE void Chip_RTC_CalibConfig (LPC_RTC_T *pRTC, uint32_t CalibValue, uint8_t CalibDir)

          Configures Calibration in the RTC peripheral.

    STATIC INLINE void Chip RTC ClearIntPending (LPC RTC T *pRTC, uint32 t IntType)

          Clear specified Location interrupt pending in the RTC peripheral.

    STATIC INLINE IntStatus Chip_RTC_GetIntPending (LPC_RTC_T *pRTC, uint32_t IntType)

          Check whether if specified location interrupt in the RTC peripheral is set or not.

    void Chip_RTC_Init (LPC_RTC_T *pRTC)

          Initialize the RTC peripheral.

    void Chip_RTC_DeInit (LPC_RTC_T *pRTC)

          De-initialize the RTC peripheral.
4.23.1 Detailed Description
4.23.2 Macro Definition Documentation
4.23.2.1 #define RTC_AMR_CIIR_BITMASK ((0xFF))
CIIR bit mask
4.23.2.2 #define RTC_AMR_CIIR_IMDOM ((1 << 3))
Counter Increment Interrupt bit for day of month
4.23.2.3 #define RTC_AMR_CIIR_IMDOW ((1 << 4))
Counter Increment Interrupt bit for day of week
4.23.2.4 #define RTC_AMR_CIIR_IMDOY ((1 << 5))
Counter Increment Interrupt bit for day of year
4.23.2.5 #define RTC_AMR_CIIR_IMHOUR ((1 << 2))
Counter Increment Interrupt bit for hour
4.23.2.6 #define RTC_AMR_CIIR_IMMIN ((1 << 1))
Counter Increment Interrupt bit for minute
4.23.2.7 #define RTC_AMR_CIIR_IMMON ((1 << 6))
Counter Increment Interrupt bit for month
4.23.2.8 #define RTC_AMR_CIIR_IMSEC ((1 << 0))
```

Counter Increment Interrupt bit for second

```
4.23.2.9 #define RTC_AMR_CIIR_IMYEAR ((1 << 7))
Counter Increment Interrupt bit for year
4.23.2.10 #define RTC_AUX_RTC_OSCF ((1 << 4))
RTC Oscillator Fail detect flag
4.23.2.11 #define RTC_AUXEN_RTC_OSCFEN ((1 << 4))
Oscillator Fail Detect interrupt enable
4.23.2.12 #define RTC_CALIB_DIR_FORWARD ((uint8_t) (0))
Calibration definitions
4.23.2.13 #define RTC_CALIBRATION_CALVAL_MASK ((0x1FFFF))
Calibration value
4.23.2.14 #define RTC_CALIBRATION_LIBDIR ((1 << 17))
Calibration direction
4.23.2.15 #define RTC_CALIBRATION_MAX ((0x20000))
Calibration max value
4.23.2.16 #define RTC_CCR_BITMASK ((0x00000013))
CCR register mask
4.23.2.17 #define RTC_CCR_CCALEN ((1 << 4))
Calibration counter enable
4.23.2.18 #define RTC_CCR_CLKEN ((1 << 0))
Clock enable
4.23.2.19 #define RTC_CCR_CTCRST ((1 << 1))
Clock reset
4.23.2.20 #define RTC_DAYOFMONTH_MAX 31
```

Maximum value of day of month

4.23.2.21 #define RTC\_DAYOFMONTH\_MIN 1

Minimum value of day of month

4.23.2.22 #define RTC\_DAYOFWEEK\_MAX 6

Maximum value of day of week

4.23.2.23 #define RTC\_DAYOFYEAR\_MAX 366

Maximum value of day of year

4.23.2.24 #define RTC\_DAYOFYEAR\_MIN 1

Minimum value of day of year

4.23.2.25 #define RTC\_DOM\_MASK (0x0000001F)

DOM register mask

4.23.2.26 #define RTC\_DOW\_MASK (0x00000007)

DOW register mask

4.23.2.27 #define RTC\_DOY\_MASK (0x000001FF)

DOY register mask

4.23.2.28 #define RTC\_HOUR\_MASK (0x0000001F)

HOUR register mask

4.23.2.29 #define RTC\_HOUR\_MAX 23

Maximum value of hour

4.23.2.30 #define RTC\_ILR\_BITMASK ((0x00000003))

ILR register mask

4.23.2.31 #define RTC\_IRL\_RTCALF ((1 << 1))

Bit inform the source interrupt is alarm match

4.23.2.32 #define RTC\_IRL\_RTCCIF ((1 << 0))

Bit inform the source interrupt is counter increment

4.23.2.33 #define RTC\_MIN\_MASK (0x0000003F)

MIN register mask

4.23.2.34 #define RTC\_MINUTE\_MAX 59

Maximum value of minute

4.23.2.35 #define RTC\_MONTH\_MASK (0x0000000F)

MONTH register mask

4.23.2.36 #define RTC\_MONTH\_MAX 12

Maximum value of month

4.23.2.37 #define RTC\_MONTH\_MIN 1

Minimum value of month

4.23.2.38 #define RTC\_SEC\_MASK (0x0000003F)

SEC register mask

4.23.2.39 #define RTC\_SECOND\_MAX 59

Maximum value of second

4.23.2.40 #define RTC\_YEAR\_MASK (0x00000FFF)

YEAR register mask

4.23.2.41 #define RTC\_YEAR\_MAX 4095

Maximum value of year

4.23.3 Enumeration Type Documentation

4.23.3.1 enum RTC\_INT\_OPT\_T

RTC enumeration.

RTC interrupt source

**Enumerator** 

RTC\_INT\_COUNTER\_INCREASE Counter Increment Interrupt
RTC\_INT\_ALARM The alarm interrupt

## 4.23.3.2 enum RTC\_TIMEINDEX\_T

RTC time type option.

#### **Enumerator**

RTC\_TIMETYPE\_SECOND Second

RTC TIMETYPE MINUTE Month

RTC\_TIMETYPE\_HOUR Hour

RTC\_TIMETYPE\_DAYOFMONTH Day of month

RTC\_TIMETYPE\_DAYOFWEEK Day of week

RTC\_TIMETYPE\_DAYOFYEAR Day of year

RTC\_TIMETYPE\_MONTH Month

RTC\_TIMETYPE\_YEAR Year

#### 4.23.4 Function Documentation

#### 4.23.4.1 STATIC INLINE uint32\_t Chip\_REGFILE\_Read ( LPC\_REGFILE\_T \* pRegFile, uint8\_t index )

Read value from General purpose registers.

#### **Parameters**

| pRegFile | : RegFile peripheral selected    |
|----------|----------------------------------|
| index    | : General purpose register index |

#### Returns

Read Value

## Note

These General purpose registers can be used to store important information when the main power supply is off. The value in these registers is not affected by chip reset. These registers are powered in the RTC power domain.

4.23.4.2 STATIC INLINE void Chip\_REGFILE\_Write ( LPC\_REGFILE\_T \* pRegFile, uint8\_t index, uint32\_t value )

Write value to General purpose registers.

#### **Parameters**

| pRegFile | : RegFile peripheral selected    |
|----------|----------------------------------|
| index    | : General purpose register index |
| value    | : Value to write                 |

# Returns

None

## Note

These General purpose registers can be used to store important information when the main power supply is off. The value in these registers is not affected by chip reset. These registers are powered in the RTC power domain.

Enable/Disable Alarm interrupt for a time type in the RTC peripheral.

 $4.23.4.3 \quad \text{void Chip\_RTC\_AlarmIntConfig ( LPC\_RTC\_T*pRTC, uint32\_t \textit{alarmMask}, FunctionalState \textit{NewState} \ )}$ 

#### **Parameters**

| pRTC      | : RTC peripheral selected                             |
|-----------|-------------------------------------------------------|
| alarmMask | : Or'ed bit values for ALARM types (RTC_AMR_CIIR_IM*) |
| NewState  | : ENABLE or DISABLE                                   |

#### Returns

None

4.23.4.4 STATIC INLINE void Chip\_RTC\_CalibConfig ( LPC\_RTC\_T \* pRTC, uint32\_t CalibValue, uint8\_t CalibDir )

Configures Calibration in the RTC peripheral.

## **Parameters**

| pRTC       | : RTC peripheral selected                                                                   |  |
|------------|---------------------------------------------------------------------------------------------|--|
| CalibValue | : Calibration value, should be in range from 0 to 131,072                                   |  |
| CalibDir   | : Calibration Direction, should be:                                                         |  |
|            | RTC_CALIB_DIR_FORWARD :Forward calibration     RTC_CALIB_DIR_BACKWARD :Backward calibration |  |

#### Returns

None

4.23.4.5 void Chip\_RTC\_CalibCounterCmd ( LPC\_RTC\_T \* pRTC, FunctionalState NewState )

Enable/Disable calibration counter in the RTC peripheral.

# Parameters

| pRTC     | : RTC peripheral selected                                      |  |
|----------|----------------------------------------------------------------|--|
| NewState | : New State of this function, should be:                       |  |
|          | ENABLE :The calibration counter is enabled and counting        |  |
|          | DISABLE :The calibration counter is disabled and reset to zero |  |

## Returns

None

4.23.4.6 STATIC INLINE void Chip\_RTC\_ClearIntPending ( LPC\_RTC\_T \* pRTC, uint32\_t IntType )

Clear specified Location interrupt pending in the RTC peripheral.

# Parameters

| pRTC | : RTC peripheral selected |
|------|---------------------------|

| IntType | : Interrupt location type, should be:                                |  |
|---------|----------------------------------------------------------------------|--|
|         | RTC_INT_COUNTER_INCREASE :Clear Counter Increment Interrupt pending. |  |
|         | RTC_INT_ALARM :Clear alarm interrupt pending                         |  |
|         |                                                                      |  |

# Returns

None

 $4.23.4.7 \quad \text{void Chip\_RTC\_CntIncrIntConfig} \left( \begin{array}{ccc} \text{LPC\_RTC\_T} * \textit{pRTC}, \text{ uint32\_t} \textit{cntrMask}, \text{ FunctionalState} \textit{NewState} \end{array} \right)$ 

Enable/Disable Counter increment interrupt for a time type in the RTC peripheral.

#### **Parameters**

| pRTC     | : RTC peripheral selected                            |
|----------|------------------------------------------------------|
| cntrMask | : Or'ed bit values for time types (RTC_AMR_CIIR_IM*) |
| NewState | : ENABLE or DISABLE                                  |

#### Returns

None

4.23.4.8 void Chip\_RTC\_Delnit ( LPC\_RTC\_T \* pRTC )

De-initialize the RTC peripheral.

#### **Parameters**

| pRTC | : RTC peripheral selected |
|------|---------------------------|

## Returns

None

4.23.4.9 void Chip\_RTC\_Enable ( LPC\_RTC\_T \* pRTC, FunctionalState NewState )

Start/Stop RTC peripheral.

## **Parameters**

| pRTC     | : RTC peripheral selected                                                         |  |
|----------|-----------------------------------------------------------------------------------|--|
| NewState | : New State of this function, should be:                                          |  |
|          | ENABLE :The time counters are enabled     DISABLE :The time counters are disabled |  |

| _ | -          |      |    |   |
|---|------------|------|----|---|
| О | <b>^</b> + | 1114 | 10 | - |
| п |            | ш    |    |   |

None

4.23.4.10 STATIC INLINE uint32\_t Chip\_RTC\_GetAlarmTime ( LPC\_RTC\_T \* pRTC, RTC\_TIMEINDEX\_T Timetype )

Get alarm time value for a time type.

#### **Parameters**

| pRTC     | : RTC peripheral selected |
|----------|---------------------------|
| Timetype | : Time index field to get |

#### Returns

Value of Alarm time according to specified time type

4.23.4.11 void Chip\_RTC\_GetFullAlarmTime ( LPC\_RTC\_T \* pRTC, RTC\_TIME\_T \* pFullTime )

Get full alarm time in the RTC peripheral.

#### **Parameters**

| pRTC      | : RTC peripheral selected             |
|-----------|---------------------------------------|
| pFullTime | : Pointer to full time record to fill |

# Returns

None

4.23.4.12 void Chip\_RTC\_GetFullTime ( LPC\_RTC\_T \* pRTC, RTC\_TIME\_T \* pFullTime )

Get full time from the RTC peripheral.

#### **Parameters**

| pRTC      | : RTC peripheral selected             |
|-----------|---------------------------------------|
| pFullTime | : Pointer to full time record to fill |

## Returns

None

 $4.23.4.13 \quad \text{STATIC INLINE IntStatus Chip\_RTC\_GetIntPending ( \ \, \text{LPC\_RTC\_T} * \textit{pRTC}, \ \, \text{uint32\_t} \; \textit{IntType} \; )$ 

Check whether if specified location interrupt in the RTC peripheral is set or not.

**Parameters** 

raiailleteis

| pRTC    | : RTC peripheral selected                                                                                                             |
|---------|---------------------------------------------------------------------------------------------------------------------------------------|
| IntType | : Interrupt location type, should be:                                                                                                 |
|         | RTC_INT_COUNTER_INCREASE: Counter Increment Interrupt block generated an interrupt.      DTC_INT_ALARM: Alarm generated an interrupt. |
|         | RTC_INT_ALARM: Alarm generated an interrupt.                                                                                          |

#### Returns

New state of specified Location interrupt in RTC peripheral, SET OR RESET

 $4.23.4.14 \quad \text{STATIC INLINE uint} \\ 32\_t \text{ Chip\_RTC\_GetTime} \left( \text{ LPC\_RTC\_T} * \textit{pRTC}, \text{ RTC\_TIMEINDEX\_T Timetype} \right)$ 

Get current time value for a type time type.

#### **Parameters**

| pRTC     | : RTC peripheral selected      |
|----------|--------------------------------|
| Timetype | : Time field index type to get |

#### Returns

Value of time field according to specified time type

4.23.4.15 void Chip\_RTC\_Init ( LPC\_RTC\_T \* pRTC )

Initialize the RTC peripheral.

# Parameters

| pRTC | : RTC peripheral selected |
|------|---------------------------|

#### Returns

None

4.23.4.16 void Chip\_RTC\_ResetClockTickCounter ( LPC\_RTC\_T \* pRTC )

Reset clock tick counter in the RTC peripheral.

#### **Parameters**

| pRTC | : RTC peripheral selected |
|------|---------------------------|

## Returns

None

4.23.4.17 STATIC INLINE void Chip\_RTC\_SetAlarmTime ( LPC\_RTC\_T \* pRTC, RTC\_TIMEINDEX\_T Timetype, uint32\_t ALValue )

Set alarm time value for a time type.

#### **Parameters**

| pRTC     | : RTC peripheral selected |
|----------|---------------------------|
| Timetype | : Time index field to set |
| ALValue  | : Alarm time value to set |

#### Returns

None

4.23.4.18 void Chip\_RTC\_SetFullAlarmTime ( LPC\_RTC\_T \* pRTC, RTC\_TIME\_T \* pFullTime )

Set full alarm time in the RTC peripheral.

#### **Parameters**

| pRTC      | : RTC peripheral selected                  |
|-----------|--------------------------------------------|
| pFullTime | : Pointer to full time record to set alarm |

#### Returns

None

4.23.4.19 void Chip\_RTC\_SetFullTime ( LPC\_RTC\_T \* pRTC, RTC\_TIME\_T \* pFullTime )

Set full time in the RTC peripheral.

#### **Parameters**

| pRTC      | : RTC peripheral selected   |
|-----------|-----------------------------|
| pFullTime | : Pointer to full time data |

## Returns

None

4.23.4.20 STATIC INLINE void Chip\_RTC\_SetTime ( LPC\_RTC\_T \* pRTC, RTC\_TIMEINDEX\_T Timetype, uint32\_t TimeValue )

Set current time value for a time type in the RTC peripheral.

## **Parameters**

| pRTC      | : RTC peripheral selected      |
|-----------|--------------------------------|
| Timetype  | : time field index type to set |
| TimeValue | : Value to palce in time field |

#### Returns

None

# 4.24 : Common SPI functions

# **Functions**

void SPI\_Init (void)

Make initialization for SPI communication.

• void SPI\_Transfer (char data, char DnC)

Transfer data via SPI communication.

# 4.24.1 Detailed Description

This file contains common SPI functions.

## 4.24.2 Function Documentation

4.24.2.1 void SPI\_Init ( void )

Make initialization for SPI communication.

**Parameters** 

| Nothing |  |
|---------|--|

## Returns

Nothing

4.24.2.2 void SPI\_Transfer ( char data, char DnC )

Transfer data via SPI communication.

**Parameters** 

| data | to be written             |
|------|---------------------------|
| data | type, data=1 or command=0 |

#### Returns

Nothing

# 4.25 CHIP: LPC17xx/40xx System Control block driver

#### Classes

```
    struct SYSCTL_PLL_REGS_T
        LPC17XX/40XX Clock and Power PLL register block structure.

    struct LPC_SYSCTL_T
        LPC17XX/40XX Clock and Power register block structure.
```

#### **Macros**

```
#define SYSCTL_RST_POR (1 << 0)</li>
#define SYSCTL_RST_EXTRST (1 << 1)</li>
#define SYSCTL_RST_WDT (1 << 2)</li>
#define SYSCTL_RST_BOD (1 << 3)</li>
#define SYSCTL_PD_SMFLAG (1 << 8)</li>
#define SYSCTL_PD_DSFLAG (1 << 9)</li>
#define SYSCTL_PD_PDFLAG (1 << 10)</li>
```

#define SYSCTL PD DPDFLAG (1 << 11)</li>

# **Typedefs**

typedef enum
 CHIP\_SYSCTL\_BOOT\_MODE\_REMAP\_CHIP\_SYSCTL\_BOOT\_MODE\_REMAP\_T

#### **Enumerations**

```
enum CHIP_SYSCTL_PLL_T { SYSCTL_MAIN_PLL, SYSCTL_USB_PLL }

    enum FMC FLASHTIM T {

 FLASHTIM 20MHZ CPU = 0, FLASHTIM 40MHZ CPU = 1, FLASHTIM 60MHZ CPU = 2, FLASHTIM ←
 80MHZ CPU = 3
 FLASHTIM_100MHZ_CPU = 4, FLASHTIM_120MHZ_CPU = 4, FLASHTIM_SAFE_SETTING = 5 }
    FLASH Access time definitions.
• enum CHIP SYSCTL BOOT MODE REMAP { REMAP BOOT LOADER MODE, REMAP USER FLA
 SH MODE }
enum CHIP_SYSCTL_RESET_T {
 SYSCTL_RESET_LCD, SYSCTL_RESET_TIMER0, SYSCTL_RESET_TIMER1, SYSCTL_RESET_UART0,
 SYSCTL RESET UART1, SYSCTL RESET PWM0, SYSCTL RESET PWM1, SYSCTL RESET 12C0,
 SYSCTL_RESET_UART4, SYSCTL_RESET_RTC, SYSCTL_RESET_SSP1, SYSCTL_RESET_EMC,
 SYSCTL_RESET_ADC, SYSCTL_RESET_CAN1, SYSCTL_RESET_CAN2, SYSCTL_RESET_GPIO,
 SYSCTL_RESET_SPIFI, SYSCTL_RESET_MCPWM, SYSCTL_RESET_QEI, SYSCTL_RESET_I2C1,
 SYSCTL_RESET_SSP2, SYSCTL_RESET_SSP0, SYSCTL_RESET_TIMER2, SYSCTL_RESET_TIMER3,
 SYSCTL_RESET_UART2, SYSCTL_RESET_UART3, SYSCTL_RESET_I2C2, SYSCTL_RESET_I2S,
 SYSCTL RESET PCSDC, SYSCTL RESET GPDMA, SYSCTL RESET ENET, SYSCTL RESET USB,
 SYSCTL_RESET_IOCON, SYSCTL_RESET_DAC, SYSCTL_RESET_CANACC }
```

#### **Functions**

- STATIC INLINE void Chip\_SYSCTL\_SetFLASHAccess (FMC\_FLASHTIM\_T clks)

   Set FLASH memory access time in clocks.

   STATIC INLINE void Chip\_SYSCTL\_Mon (CHIP\_SYSCTL\_POOT\_MODE\_PEMAR\_T root)
- STATIC INLINE void Chip\_SYSCTL\_Map (CHIP\_SYSCTL\_BOOT\_MODE\_REMAP\_T remap)

  \*\*Re-map interrupt vectors.\*\*

STATIC INLINE uint32\_t Chip\_SYSCTL\_GetSystemRSTStatus (void)
 Get system reset status.

STATIC INLINE void Chip\_SYSCTL\_ClearSystemRSTStatus (uint32\_t reset)

Clear system reset status.

• STATIC INLINE void Chip\_SYSCTL\_EnableBOD (void)

Enable brown-out detection.

• STATIC INLINE void Chip\_SYSCTL\_DisableBOD (void)

Disable brown-out detection.

• STATIC INLINE void Chip\_SYSCTL\_EnableBODReset (void)

Enable brown-out detection reset.

STATIC INLINE void Chip\_SYSCTL\_DisableBODReset (void)

Disable brown-out detection reset.

STATIC INLINE void Chip\_SYSCTL\_EnableBODRPM (void)

Enable brown-out detection reduced power mode.

STATIC INLINE void Chip SYSCTL DisableBODRPM (void)

Disable brown-out detection reduced power mode.

• uint32\_t Chip\_SYSCTL\_GetClrSleepFlags (uint32\_t flags)

Returns and clears the current sleep mode entry flags.

STATIC INLINE void Chip\_SYSCTL\_EnableBoost (void)

Enable power boost for clock operation over 100MHz.

STATIC INLINE void Chip\_SYSCTL\_DisableBoost (void)

Disable power boost for clock operation under 100MHz.

void Chip\_SYSCTL\_PeriphReset (CHIP\_SYSCTL\_RESET\_T periph)

Resets a peripheral.

# 4.25.1 Detailed Description

## 4.25.2 Macro Definition Documentation

4.25.2.1 #define SYSCTL\_PD\_DPDFLAG (1 << 11)

Deep Power-down entry flag

4.25.2.2 #define SYSCTL\_PD\_DSFLAG (1 << 9)

Deep Sleep entry flag

4.25.2.3 #define SYSCTL\_PD\_PDFLAG (1 << 10)

Power-down entry flag

4.25.2.4 #define SYSCTL\_PD\_SMFLAG (1 << 8)

Sleep Mode entry flag

4.25.2.5 #define SYSCTL\_RST\_BOD (1 << 3)

Brown-out detect reset status

```
4.25.2.6 #define SYSCTL_RST_EXTRST (1 << 1)
External reset status
4.25.2.7 #define SYSCTL_RST_POR (1 << 0)
System reset statusPOR reset status
4.25.2.8 #define SYSCTL_RST_WDT (1 << 2)
Watchdog reset status
4.25.3 Typedef Documentation
4.25.3.1 typedef enum CHIP_SYSCTL_BOOT_MODE_REMAP_CHIP_SYSCTL_BOOT_MODE_REMAP_T
System memory remap modes used to remap interrupt vectors
4.25.4 Enumeration Type Documentation
4.25.4.1 enum CHIP_SYSCTL_BOOT_MODE_REMAP
System memory remap modes used to remap interrupt vectors
Enumerator
    REMAP_BOOT_LOADER_MODE Interrupt vectors are re-mapped to Boot ROM
    REMAP USER FLASH MODE Interrupt vectors are not re-mapped and reside in Flash
4.25.4.2 enum CHIP_SYSCTL_PLL_T
Selectable PLLs
Enumerator
    SYSCTL_MAIN_PLL Main PLL (PLL0)
    SYSCTL_USB_PLL USB PLL (PLL1)
4.25.4.3 enum CHIP_SYSCTL_RESET_T
Peripheral reset numbers This is a list of peripherals that can be reset
Enumerator
    SYSCTL_RESET_LCD LCD reset
    SYSCTL_RESET_TIMER0 Timer 0 reset
```

SYSCTL\_RESET\_UARTO UART 0 reset
SYSCTL\_RESET\_UART1 UART 1 reset
SYSCTL\_RESET\_PWM0 PWM0 reset
SYSCTL\_RESET\_PWM1 PWM1 reset

Generated on Thu Jul 24 2014 17:32:31 for My Project by Doxygen

```
SYSCTL_RESET_UART4 UART 4 reset
SYSCTL_RESET_RTC RTC reset
SYSCTL_RESET_SSP1 SSP1 reset
SYSCTL_RESET_EMC EMC reset
SYSCTL RESET_ADC ADC reset
SYSCTL_RESET_CAN1 CAN1 reset
SYSCTL RESET_CAN2 CAN2 reset
SYSCTL_RESET_GPIO GPIO reset
SYSCTL_RESET_SPIFI SPIFI reset
SYSCTL_RESET_MCPWM MCPWM reset
SYSCTL_RESET_QEI QEI reset
SYSCTL_RESET_I2C1 | I2C1 reset
SYSCTL_RESET_SSP2 SSP2 reset
SYSCTL_RESET_SSP0 SSP0 reset
SYSCTL_RESET_TIMER2 Timer 2 reset
SYSCTL_RESET_TIMER3 Timer 3 reset
SYSCTL_RESET_UART2 UART 2 reset
SYSCTL_RESET_UART3 UART 3 reset
SYSCTL_RESET_I2C2 | 12C2 reset
SYSCTL_RESET_I2S | 12S reset
SYSCTL RESET PCSDC SD Card interface reset
SYSCTL_RESET_GPDMA GP DMA reset
SYSCTL_RESET_ENET EMAC/Ethernet reset
SYSCTL RESET USB USB reset
SYSCTL_RESET_IOCON IOCON reset
SYSCTL_RESET_DAC DAC reset
SYSCTL RESET_CANACC CAN acceptance filter reset
```

# 4.25.4.4 enum FMC\_FLASHTIM\_T

#### FLASH Access time definitions.

#### Enumerator

```
    FLASHTIM_20MHZ_CPU Flash accesses use 1 CPU clocks. Use for up to 20 MHz CPU clock
    FLASHTIM_40MHZ_CPU Flash accesses use 2 CPU clocks. Use for up to 40 MHz CPU clock
    FLASHTIM_60MHZ_CPU Flash accesses use 3 CPU clocks. Use for up to 60 MHz CPU clock
    FLASHTIM_100MHZ_CPU Flash accesses use 4 CPU clocks. Use for up to 80 MHz CPU clock
    FLASHTIM_100MHZ_CPU Flash accesses use 5 CPU clocks. Use for up to 100 MHz CPU clock
    FLASHTIM_120MHZ_CPU Flash accesses use 5 CPU clocks. Use for up to 120 Mhz for LPC1759 and LPC1769 only.
    FLASHTIM_SAFE_SETTING Flash accesses use 6 CPU clocks. Safe setting for any allowed conditions
```

## 4.25.5 Function Documentation

4.25.5.1 STATIC INLINE void Chip\_SYSCTL\_ClearSystemRSTStatus ( uint32\_t reset )

Clear system reset status.

**Parameters** 

```
: An Or'ed value of SYSCTL_RST_* status to clear
             reset
Returns
     Nothing
4.25.5.2 STATIC INLINE void Chip_SYSCTL_DisableBOD (void)
Disable brown-out detection.
Returns
     Nothing
4.25.5.3 STATIC INLINE void Chip_SYSCTL_DisableBODReset (void)
Disable brown-out detection reset.
Returns
     Nothing
4.25.5.4 STATIC INLINE void Chip_SYSCTL_DisableBODRPM (void)
Disable brown-out detection reduced power mode.
Returns
     Nothing
4.25.5.5 STATIC INLINE void Chip_SYSCTL_DisableBoost ( void )
Disable power boost for clock operation under 100MHz.
Returns
     Nothing
4.25.5.6 STATIC INLINE void Chip_SYSCTL_EnableBOD ( void )
Enable brown-out detection.
Returns
     Nothing
4.25.5.7 STATIC INLINE void Chip_SYSCTL_EnableBODReset (void)
Enable brown-out detection reset.
Returns
     Nothing
```

```
4.25.5.8 STATIC INLINE void Chip_SYSCTL_EnableBODRPM (void)
Enable brown-out detection reduced power mode.
Returns
     Nothing
4.25.5.9 STATIC INLINE void Chip_SYSCTL_EnableBoost (void )
Enable power boost for clock operation over 100MHz.
Returns
     Nothing
4.25.5.10 uint32_t Chip_SYSCTL_GetClrSleepFlags ( uint32_t flags )
Returns and clears the current sleep mode entry flags.
Parameters
              flags One or more flags to clear, SYSCTL_PD_*
Returns
     An Or'ed value of the sleep flags, SYSCTL_PD_*
Note
     These flags indicate the successful entry of one or more sleep modes.
4.25.5.11 STATIC INLINE uint32_t Chip_SYSCTL_GetSystemRSTStatus (void )
Get system reset status.
Returns
     An Or'ed value of SYSCTL_RST_*
Note
     This function returns the detected reset source(s).
4.25.5.12 STATIC INLINE void Chip_SYSCTL_Map ( CHIP_SYSCTL_BOOT_MODE_REMAP_T remap )
Re-map interrupt vectors.
Parameters
```

remap : system memory map value

Returns

Nothing

4.25.5.13 void Chip\_SYSCTL\_PeriphReset ( CHIP\_SYSCTL\_RESET\_T periph )

Resets a peripheral.

**Parameters** 

periph Peripheral to reset

Returns

Nothing

4.25.5.14 STATIC INLINE void Chip\_SYSCTL\_SetFLASHAccess ( FMC\_FLASHTIM\_T clks )

Set FLASH memory access time in clocks.

**Parameters** 

clks : Clock cycles for FLASH access (minus 1)

Returns

Nothing

Note

See the user manual for valid settings for this register for when power boot is enabled or off.

#### 4.26 : Common Radio functions

#### **Functions**

• void TEA5767\_Init (unsigned int freq)

Makes radio initialization.

• unsigned TEA5767\_FMToPLL (unsigned int freq)

convert fm frequency to PLL value

• unsigned TEA5767\_PLLToFM (unsigned int pll)

Convert pll value to frequency value.

void TEA5767\_SearchUp (void)

Search up.

void TEA5767\_SearchDown (void)

Search down.

unsigned int TEA5767\_GetFrequency (void)

Get current frequency.

• unsigned int TEA5767\_GetFrequencyInPLL (void)

Get current frequency in pll value.

void TEA5767\_SetFrequency (unsigned int pllVal)

set radio current frequency

## 4.26.1 Detailed Description

This file contains common Radio functions.

## 4.26.2 Function Documentation

4.26.2.1 unsigned TEA5767\_FMToPLL (unsigned int freq)

convert fm frequency to PLL value

**Parameters** 

frequency

Returns

value in fm frequency

4.26.2.2 unsigned int TEA5767\_GetFrequency (void)

Get current frequency.

**Parameters** 

Nothing

Returns

Nothing

4.26.2.3 unsigned int TEA5767\_GetFrequencyInPLL (void)

Get current frequency in pll value.

| Parameters                                                        |        |
|-------------------------------------------------------------------|--------|
| Nothing                                                           |        |
|                                                                   |        |
| Returns                                                           |        |
| Nothing                                                           |        |
|                                                                   |        |
| 4.26.2.4 void TEA5767_Init ( unsigned int freq )                  |        |
| Makes radio initialization.                                       |        |
| Parameters                                                        |        |
| search frequency                                                  |        |
|                                                                   |        |
| Returns                                                           |        |
| Nothing                                                           |        |
|                                                                   |        |
| 4.26.2.5 unsigned TEA5767_PLLToFM ( unsigned int pll )            |        |
| Convert pll value to frequency value.                             |        |
| Parameters                                                        |        |
| pll value                                                         | $\neg$ |
| ριι value                                                         | _      |
| Returns                                                           |        |
| value in pll                                                      |        |
|                                                                   |        |
| 4.26.2.6 void TEA5767_SearchDown ( void )                         |        |
| T.E.E.E. Void TEAUTOT_Scalabount ( Void )                         |        |
| Search down.                                                      |        |
| Parameters                                                        |        |
| Nothing                                                           |        |
| Returns                                                           |        |
|                                                                   |        |
| Nothing                                                           |        |
|                                                                   |        |
| 4.26.2.7 void TEA5767_SearchUp ( void )                           |        |
| Search up.                                                        |        |
| Parameters                                                        |        |
| Nothing                                                           |        |
|                                                                   |        |
| Returns                                                           |        |
| Nothing                                                           |        |
|                                                                   |        |
| 4.26.2.8 void TEA5767_SetFrequency ( unsigned int <i>pllVal</i> ) |        |
| set radio current frequency                                       |        |

## **Parameters**

| frequency | in pll |
|-----------|--------|
|-----------|--------|

# Returns

Nothing

# 4.27 Uipopt

#### **Files**

· file uip-conf.h

# **Project-specific configuration options**

uIP has a number of configuration options that can be overridden for each project. These are kept in a project-specific uip-conf.h file and all configuration names have the prefix UIP\_CONF.

- typedef uint8\_t u8\_t
- typedef uint16\_t u16\_t
- typedef unsigned short uip\_stats\_t
- #define UIP CONF MAX CONNECTIONS
- #define UIP CONF MAX LISTENPORTS
- #define UIP\_CONF\_BUFFER\_SIZE
- #define UIP\_CONF\_BYTE\_ORDER
- #define UIP\_CONF\_LOGGING
- #define UIP CONF UDP
- #define UIP\_CONF\_UDP\_CHECKSUMS
- #define UIP\_CONF\_STATISTICS

## 4.27.1 Detailed Description

4.27.2 Macro Definition Documentation

4.27.2.1 #define UIP\_CONF\_BUFFER\_SIZE

uIP buffer size.

4.27.2.2 #define UIP\_CONF\_BYTE\_ORDER

CPU byte order.

4.27.2.3 #define UIP\_CONF\_LOGGING

Logging on or off

4.27.2.4 #define UIP\_CONF\_MAX\_CONNECTIONS

Maximum number of TCP connections.

4.27.2.5 #define UIP CONF MAX LISTENPORTS

Maximum number of listening TCP ports.

4.27.2.6 #define UIP\_CONF\_STATISTICS

uIP statistics on or off

4.27 Uipopt 125

4.27.2.7 #define UIP\_CONF\_UDP

UDP support on or off

4.27.2.8 #define UIP\_CONF\_UDP\_CHECKSUMS

UDP checksums on or off

4.27.3 Typedef Documentation

4.27.3.1 typedef uint16\_t u16\_t

16 bit datatype

This typedef defines the 16-bit type used throughout uIP.

4.27.3.2 typedef uint8\_t u8\_t

8 bit datatype

This typedef defines the 8-bit type used throughout uIP.

4.27.3.3 typedef unsigned short uip\_stats\_t

Statistics datatype

This typedef defines the dataype used for keeping statistics in uIP.

# **Chapter 5**

# **Class Documentation**

# 5.1 \_sations Struct Reference

Stations struct to be used.

```
#include <SE2_specific.h>
```

## **Public Attributes**

- unsigned int frequency [STATIONS\_MAX\_MEM]
- unsigned int valid\_information

# 5.1.1 Detailed Description

Stations struct to be used.

The documentation for this struct was generated from the following file:

· SE2\_specific.h

# 5.2 ENET\_CONTROL\_T Struct Reference

Ethernet Control register block structure.

```
#include <enet_17xx_40xx.h>
```

## **Public Attributes**

- \_\_IO uint32\_t COMMAND
- \_\_I uint32\_t STATUS
- ENET\_TRANSFER\_INFO\_T RX
- ENET\_TRANSFER\_INFO\_T TX
- uint32\_t **RESERVED0** [10]
- \_\_I uint32\_t TSV0
- \_\_I uint32\_t TSV1
- \_\_I uint32\_t RSV
- uint32\_t RESERVED1 [3]
- \_\_IO uint32\_t FLOWCONTROLCOUNTER
- \_\_I uint32\_t FLOWCONTROLSTATUS

# 5.2.1 Detailed Description

Ethernet Control register block structure.

5.2.2 Member Data Documentation

5.2.2.1 \_\_IO uint32\_t ENET\_CONTROL\_T::COMMAND

Command register

5.2.2.2 \_\_IO uint32\_t ENET\_CONTROL\_T::FLOWCONTROLCOUNTER

Flow control counter register

5.2.2.3 \_\_I uint32\_t ENET\_CONTROL\_T::FLOWCONTROLSTATUS

Flow control status register

5.2.2.4 \_\_I uint32\_t ENET\_CONTROL\_T::RSV

Receive status vector register

5.2.2.5 ENET\_TRANSFER\_INFO\_T ENET\_CONTROL\_T::RX

Receive block registers

5.2.2.6 \_\_I uint32 t ENET\_CONTROL\_T::STATUS

Status register

5.2.2.7 \_\_I uint32\_t ENET\_CONTROL\_T::TSV0

Transmit status vector 0 register

5.2.2.8 \_\_I uint32\_t ENET\_CONTROL\_T::TSV1

Transmit status vector 1 register

5.2.2.9 ENET\_TRANSFER\_INFO\_T ENET\_CONTROL\_T::TX

Transmit block registers

The documentation for this struct was generated from the following file:

enet\_17xx\_40xx.h

# 5.3 ENET\_MAC\_T Struct Reference

Ethernet MAC register block structure.

#include <enet\_17xx\_40xx.h>

## **Public Attributes**

- \_\_IO uint32\_t MAC1
- \_\_IO uint32\_t MAC2
- \_\_IO uint32\_t IPGT
- \_\_IO uint32\_t IPGR
- \_\_IO uint32\_t CLRT
- \_\_IO uint32\_t MAXF
- \_\_IO uint32\_t SUPP
- \_\_IO uint32\_t TEST
- \_\_IO uint32\_t MCFG
- \_\_IO uint32\_t MCMD
- \_\_IO uint32\_t MADR
- \_\_O uint32\_t MWTD
- \_\_I uint32\_t MRDD
- \_\_I uint32\_t MIND
- uint32\_t RESERVED0 [2]
- \_\_IO uint32\_t SA [3]

#### 5.3.1 Detailed Description

Ethernet MAC register block structure.

#### 5.3.2 Member Data Documentation

5.3.2.1 \_\_IO uint32\_t ENET\_MAC\_T::CLRT

Collision window / Retry register

5.3.2.2 \_\_IO uint32\_t ENET\_MAC\_T::IPGR

Non Back-to-Back Inter-Packet-Gap register

5.3.2.3 \_\_IO uint32\_t ENET\_MAC\_T::IPGT

Back-to-Back Inter-Packet-Gap register

5.3.2.4 \_\_IO uint32\_t ENET\_MAC\_T::MAC1

MAC Configuration register 1

5.3.2.5 \_\_IO uint32\_t ENET\_MAC\_T::MAC2

MAC Configuration register 2

5.3.2.6 \_\_IO uint32\_t ENET\_MAC\_T::MADR

MII Mgmt Address register

5.3.2.7 \_\_IO uint32\_t ENET\_MAC\_T::MAXF

Maximum Frame register

5.3.2.8 \_\_IO uint32\_t ENET\_MAC\_T::MCFG

MII Mgmt Configuration register

5.3.2.9 \_\_IO uint32\_t ENET\_MAC\_T::MCMD

MII Mgmt Command register

5.3.2.10 \_\_I uint32\_t ENET\_MAC\_T::MIND

MII Mgmt Indicators register

5.3.2.11 \_\_I uint32\_t ENET\_MAC\_T::MRDD

MII Mgmt Read Data register

5.3.2.12 \_\_O uint32\_t ENET\_MAC\_T::MWTD

MII Mgmt Write Data register

5.3.2.13 \_\_IO uint32\_t ENET\_MAC\_T::SA[3]

Station Address registers

5.3.2.14 \_\_IO uint32\_t ENET\_MAC\_T::SUPP

PHY Support register

5.3.2.15 \_\_IO uint32\_t ENET\_MAC\_T::TEST

Test register

The documentation for this struct was generated from the following file:

enet\_17xx\_40xx.h

# 5.4 ENET\_MODULE\_CTRL\_T Struct Reference

Ethernet Module Control register block structure.

#include <enet\_17xx\_40xx.h>

## **Public Attributes**

- \_\_I uint32\_t INTSTATUS
- \_\_IO uint32\_t INTENABLE

- \_O uint32\_t INTCLEAR
- \_\_O uint32\_t INTSET
- uint32\_t RESERVED
- \_\_IO uint32\_t POWERDOWN

## 5.4.1 Detailed Description

Ethernet Module Control register block structure.

## 5.4.2 Member Data Documentation

5.4.2.1 \_\_O uint32\_t ENET\_MODULE\_CTRL\_T::INTCLEAR

Interrupt clear register

5.4.2.2 \_\_IO uint32\_t ENET\_MODULE\_CTRL\_T::INTENABLE

Interrupt enable register

5.4.2.3 \_\_O uint32\_t ENET\_MODULE\_CTRL\_T::INTSET

Interrupt set register

5.4.2.4 \_\_I uint32\_t ENET\_MODULE\_CTRL\_T::INTSTATUS

Interrupt status register

5.4.2.5 \_\_IO uint32\_t ENET\_MODULE\_CTRL\_T::POWERDOWN

Power-down register

The documentation for this struct was generated from the following file:

enet\_17xx\_40xx.h

# 5.5 ENET\_RXDESC\_T Struct Reference

RX Descriptor structure.

#include <enet\_17xx\_40xx.h>

#### **Public Attributes**

- uint32\_t Packet
- uint32\_t Control

## 5.5.1 Detailed Description

RX Descriptor structure.

## 5.5.2 Member Data Documentation

5.5.2.1 uint32\_t ENET\_RXDESC\_T::Control

Control information

5.5.2.2 uint32\_t ENET\_RXDESC\_T::Packet

Base address of the data buffer for storing receive data

The documentation for this struct was generated from the following file:

enet\_17xx\_40xx.h

# 5.6 ENET\_RXFILTER\_T Struct Reference

Ethernet Receive Filter register block structure.

```
#include <enet_17xx_40xx.h>
```

## **Public Attributes**

- \_\_IO uint32\_t CONTROL
- \_\_I uint32\_t WOLSTATUS
- \_O uint32\_t WOLCLEAR
- uint32\_t RESERVED
- \_\_IO uint32\_t HashFilterL
- \_\_IO uint32\_t HashFilterH

## 5.6.1 Detailed Description

Ethernet Receive Filter register block structure.

## 5.6.2 Member Data Documentation

5.6.2.1 \_\_IO uint32\_t ENET\_RXFILTER\_T::CONTROL

Receive filter control register

5.6.2.2 \_\_IO uint32\_t ENET\_RXFILTER\_T::HashFilterH

Hash filter table MSBs register

5.6.2.3 \_\_IO uint32\_t ENET\_RXFILTER\_T::HashFilterL

Hash filter table LSBs register

5.6.2.4 \_\_O uint32\_t ENET\_RXFILTER\_T::WOLCLEAR

Receive filter WoL clear register

```
5.6.2.5 __I uint32_t ENET_RXFILTER_T::WOLSTATUS
```

Receive filter WoL status register

The documentation for this struct was generated from the following file:

enet\_17xx\_40xx.h

# 5.7 ENET\_RXSTAT\_T Struct Reference

RX Status structure.

```
#include <enet_17xx_40xx.h>
```

#### **Public Attributes**

- uint32\_t StatusInfo
- uint32\_t StatusHashCRC

# 5.7.1 Detailed Description

RX Status structure.

## 5.7.2 Member Data Documentation

```
5.7.2.1 uint32_t ENET_RXSTAT_T::StatusHashCRC
```

The concatenation of the destination address hash CRC and the source address hash CRC

```
5.7.2.2 uint32_t ENET_RXSTAT_T::StatusInfo
```

Receive status return flags.

The documentation for this struct was generated from the following file:

enet\_17xx\_40xx.h

# 5.8 ENET\_TRANSFER\_INFO\_T Struct Reference

Ethernet Transfer register Block Structure.

```
#include <enet_17xx_40xx.h>
```

#### **Public Attributes**

- \_\_IO uint32\_t DESCRIPTOR
- \_\_IO uint32\_t STATUS
- \_\_IO uint32\_t DESCRIPTORNUMBER
- \_\_IO uint32\_t PRODUCEINDEX
- \_\_IO uint32\_t CONSUMEINDEX

# 5.8.1 Detailed Description

Ethernet Transfer register Block Structure.

## 5.8.2 Member Data Documentation

5.8.2.1 \_\_IO uint32\_t ENET\_TRANSFER\_INFO\_T::CONSUMEINDEX

Consume index register

5.8.2.2 \_\_IO uint32\_t ENET\_TRANSFER\_INFO\_T::DESCRIPTOR

Descriptor base address register

5.8.2.3 \_\_IO uint32\_t ENET\_TRANSFER\_INFO\_T::DESCRIPTORNUMBER

Number of descriptors register

5.8.2.4 \_\_IO uint32\_t ENET\_TRANSFER\_INFO\_T::PRODUCEINDEX

Produce index register

5.8.2.5 \_\_IO uint32\_t ENET\_TRANSFER\_INFO\_T::STATUS

Status base address register

The documentation for this struct was generated from the following file:

enet\_17xx\_40xx.h

# 5.9 ENET\_TXDESC\_T Struct Reference

TX Descriptor structure.

#include <enet\_17xx\_40xx.h>

# **Public Attributes**

- uint32 t Packet
- uint32\_t Control

# 5.9.1 Detailed Description

TX Descriptor structure.

#### 5.9.2 Member Data Documentation

5.9.2.1 uint32\_t ENET\_TXDESC\_T::Control

Control information

5.9.2.2 uint32\_t ENET\_TXDESC\_T::Packet

Base address of the data buffer containing transmit data

The documentation for this struct was generated from the following file:

enet\_17xx\_40xx.h

# 5.10 ENET\_TXSTAT\_T Struct Reference

TX Status structure.

```
#include <enet_17xx_40xx.h>
```

#### **Public Attributes**

• uint32\_t StatusInfo

# 5.10.1 Detailed Description

TX Status structure.

#### 5.10.2 Member Data Documentation

```
5.10.2.1 uint32_t ENET_TXSTAT_T::StatusInfo
```

Receive status return flags.

The documentation for this struct was generated from the following file:

enet\_17xx\_40xx.h

# 5.11 LPC1769\_GPIO Struct Reference

GPIO registers struct.

```
#include <gpio.h>
```

# **Public Attributes**

- LPC1769\_Reg FIODIR
- LPC1769\_Reg dummy [3]
- LPC1769\_Reg **FIOMASK**
- LPC1769\_Reg FIOPIN
- LPC1769\_Reg FIOSET
- LPC1769\_Reg FIOCLR

## 5.11.1 Detailed Description

GPIO registers struct.

The documentation for this struct was generated from the following file:

• gpio.h

# 5.12 LPC1769\_I2C Struct Reference

## I2C registers struct.

#include <i2c.h>

#### **Public Attributes**

- LPC1769 Reg I2CONSET
- LPC1769\_Reg I2STAT
- LPC1769\_Reg I2DAT
- LPC1769\_Reg I2ADR0
- LPC1769\_Reg I2SCLH
- LPC1769 Reg I2SCLL
- LPC1769\_Reg I2CONCLR
- LPC1769\_Reg MMCTRL
- LPC1769\_Reg I2ADR1
- LPC1769\_Reg **I2ADR2**
- LPC1769\_Reg I2ADR3
- LPC1769\_Reg I2DATA\_BUFFER
- LPC1769\_Reg I2MAKS0
- LPC1769\_Reg I2MAKS1
- LPC1769\_Reg I2MAKS2
- LPC1769\_Reg I2MAKS3

## 5.12.1 Detailed Description

I2C registers struct.

The documentation for this struct was generated from the following file:

• i2c.h

# 5.13 LPC1769\_PCB Struct Reference

## PCB registers struct.

#include <pcb.h>

## **Public Attributes**

- LPC1769\_Reg PINSEL0
- LPC1769\_Reg PINSEL1
- LPC1769\_Reg PINSEL2
- LPC1769\_Reg PINSEL3
- LPC1769\_Reg PINSEL4
- LPC1769\_Reg PINSEL5
- LPC1769\_Reg PINSEL6
- LPC1769\_Reg PINSEL7
- LPC1769\_Reg PINSEL8LPC1769\_Reg PINSEL9
- LPC1769\_Reg PINSEL10
- LPC1769\_Reg PINMODE0

- LPC1769\_Reg PINMODE1
- LPC1769\_Reg PINMODE2
- LPC1769\_Reg PINMODE3
- LPC1769 Reg PINMODE4
- LPC1769\_Reg PINMODE5
- LPC1769\_Reg PINMODE6
- LPC1769\_Reg **PINMODE7**
- LPC1769\_Reg PINMODE8
- LPC1769\_Reg PINMODE9
- LPC1769\_Reg dummy [5]
- LPC1769\_Reg I2CPADCFG

## 5.13.1 Detailed Description

PCB registers struct.

The documentation for this struct was generated from the following file:

· pcb.h

# 5.14 LPC1769 PINMODE Struct Reference

## PINMODE registers struct.

#include <pcb.h>

#### **Public Attributes**

- LPC1769\_Reg PINMODE0
- LPC1769\_Reg PINMODE1
- LPC1769 Reg PINMODE2
- LPC1769\_Reg PINMODE3
- LPC1769\_Reg PINMODE4
- LPC1769 Reg PINMODE5
- LPC1769\_Reg PINMODE6
- LPC1769\_Reg PINMODE7
- LPC1769 Reg PINMODE8
- LPC1769 Reg PINMODE9

## 5.14.1 Detailed Description

PINMODE registers struct.

The documentation for this struct was generated from the following file:

· pcb.h

# 5.15 LPC1769 SPI Struct Reference

## SPI registers struct.

#include <spi.h>

#### **Public Attributes**

- LPC1769\_Reg SOSPCR
- LPC1769\_Reg SOSPSR
- LPC1769\_Reg SOSPDR
- LPC1769\_Reg SOSPCCR
- LPC1769\_Reg RESERVED [3]
- LPC1769\_Reg SOSPINT

## 5.15.1 Detailed Description

SPI registers struct.

The documentation for this struct was generated from the following file:

spi.h

# 5.16 LPC1769\_SYSTICK Struct Reference

## SYSTICK registers struct.

```
#include <systick.h>
```

#### **Public Attributes**

- LPC1769\_Reg STCTRL
- LPC1769\_Reg STRELOAD
- LPC1769 Reg STCURR
- LPC1769\_Reg STCALIB

# 5.16.1 Detailed Description

SYSTICK registers struct.

The documentation for this struct was generated from the following file:

· systick.h

# 5.17 LPC\_ENET\_T Struct Reference

# Ethernet register block structure.

```
#include <enet_17xx_40xx.h>
```

#### **Public Attributes**

- ENET\_MAC\_T MAC
- uint32\_t RESERVED1 [45]
- ENET\_CONTROL\_T CONTROL
- uint32\_t RESERVED4 [34]
- ENET\_RXFILTER\_T RXFILTER
- uint32\_t RESERVED6 [882]
- ENET\_MODULE\_CTRL\_T MODULE\_CONTROL

## 5.17.1 Detailed Description

Ethernet register block structure.

#### 5.17.2 Member Data Documentation

5.17.2.1 ENET\_CONTROL\_T LPC\_ENET\_T::CONTROL

Control registers

5.17.2.2 ENET\_MAC\_T LPC\_ENET\_T::MAC

MAC registers

5.17.2.3 ENET\_MODULE\_CTRL\_T LPC\_ENET\_T::MODULE\_CONTROL

Module Control registers

5.17.2.4 ENET\_RXFILTER\_T LPC\_ENET\_T::RXFILTER

**RxFilter registers** 

The documentation for this struct was generated from the following file:

enet\_17xx\_40xx.h

# 5.18 LPC\_IOCON\_T Struct Reference

IOCON register block.

#include <iocon\_17xx\_40xx.h>

# **Public Attributes**

• \_\_IO uint32\_t **p** [5][32]

## 5.18.1 Detailed Description

IOCON register block.

The documentation for this struct was generated from the following file:

· iocon\_17xx\_40xx.h

# 5.19 LPC\_REGFILE\_T Struct Reference

Register File register block structure.

#include <rtc\_17xx\_40xx.h>

#### **Public Attributes**

\_\_IO uint32\_t REGFILE [5]

# 5.19.1 Detailed Description

Register File register block structure.

#### 5.19.2 Member Data Documentation

```
5.19.2.1 __IO uint32_t LPC_REGFILE_T::REGFILE[5]
```

General purpose storage register

The documentation for this struct was generated from the following file:

rtc\_17xx\_40xx.h

# 5.20 LPC\_ROM\_API\_T Struct Reference

LPC17XX/40XX High level ROM API structure.

```
#include <romapi_17xx_40xx.h>
```

#### **Public Attributes**

- const uint32\_t usbdApiBase
- const uint32\_t reserved0
- const uint32\_t reserved1
- const uint32\_t reserved2
- const uint32\_t reserved3
- const uint32\_t reserved4
- const uint32\_t reserved5
- const uint32\_t reserved6const uint32\_t reserved7
- const uint32\_t reserved8
- const uint32 t reserved9
- const uint32\_t reserved10

# 5.20.1 Detailed Description

LPC17XX/40XX High level ROM API structure.

## 5.20.2 Member Data Documentation

5.20.2.1 const uint32\_t LPC\_ROM\_API\_T::reserved0

Reserved

5.20.2.2 const uint32\_t LPC\_ROM\_API\_T::reserved1

Reserved

5.20.2.3 const uint32\_t LPC\_ROM\_API\_T::reserved10

Reserved

5.20.2.4 const uint32\_t LPC\_ROM\_API\_T::reserved2

Reserved

5.20.2.5 const uint32\_t LPC\_ROM\_API\_T::reserved3

Reserved

5.20.2.6 const uint32\_t LPC\_ROM\_API\_T::reserved4

Reserved

5.20.2.7 const uint32\_t LPC\_ROM\_API\_T::reserved5

Reserved

5.20.2.8 const uint32\_t LPC\_ROM\_API\_T::reserved6

Reserved

5.20.2.9 const uint32\_t LPC\_ROM\_API\_T::reserved7

Reserved

5.20.2.10 const uint32\_t LPC\_ROM\_API\_T::reserved8

Reserved

5.20.2.11 const uint32\_t LPC\_ROM\_API\_T::reserved9

Reserved

5.20.2.12 const uint32\_t LPC\_ROM\_API\_T::usbdApiBase

USBD API function table base address

The documentation for this struct was generated from the following file:

romapi\_17xx\_40xx.h

# 5.21 LPC\_RTC\_T Struct Reference

Real Time Clock register block structure.

#include <rtc\_17xx\_40xx.h>

## **Public Attributes**

```
• __IO uint32_t ILR
```

- \_\_I uint32\_t RESERVED0
- \_\_IO uint32\_t CCR
- \_\_IO uint32\_t CIIR
- \_\_IO uint32\_t AMR
- \_\_I uint32\_t CTIME [3]
- \_\_IO uint32\_t TIME [RTC\_TIMETYPE\_LAST]
- \_\_IO uint32\_t CALIBRATION
- \_\_IO uint32\_t GPREG [5]
- \_\_IO uint32\_t RTC\_AUXEN
- \_\_IO uint32\_t RTC\_AUX
- \_\_IO uint32\_t ALRM [RTC\_TIMETYPE\_LAST]

# 5.21.1 Detailed Description

Real Time Clock register block structure.

## 5.21.2 Member Data Documentation

5.21.2.1 \_\_IO uint32\_t LPC\_RTC\_T::ALRM[RTC\_TIMETYPE\_LAST]

Alarm field registers

5.21.2.2 \_\_IO uint32\_t LPC\_RTC\_T::AMR

Alarm Mask Register

5.21.2.3 \_\_IO uint32\_t LPC\_RTC\_T::CALIBRATION

Calibration Value Register

5.21.2.4 \_\_IO uint32\_t LPC\_RTC\_T::CCR

Clock Control Register

5.21.2.5 \_\_IO uint32\_t LPC\_RTC\_T::CIIR

Counter Increment Interrupt Register

5.21.2.6 \_\_I uint32\_t LPC\_RTC\_T::CTIME[3]

Consolidated Time Register 0,1,2

5.21.2.7 \_\_IO uint32\_t LPC\_RTC\_T::GPREG[5]

General Purpose Storage Registers

```
5.21.2.8 __IO uint32_t LPC_RTC_T::ILR

< RTC Structure Interrupt Location Register

5.21.2.9 __IO uint32_t LPC_RTC_T::RTC_AUX

RTC Auxiliary control register

5.21.2.10 __IO uint32_t LPC_RTC_T::RTC_AUXEN

RTC Auxiliary Enable register

5.21.2.11 __IO uint32_t LPC_RTC_T::TIME[RTC_TIMETYPE_LAST]
```

Timer field registers

The documentation for this struct was generated from the following file:

rtc\_17xx\_40xx.h

# 5.22 LPC\_SYSCTL\_T Struct Reference

LPC17XX/40XX Clock and Power register block structure.

```
#include <sysctl_17xx_40xx.h>
```

# **Public Attributes**

- \_\_IO uint32\_t FLASHCFG
- uint32\_t RESERVED0 [15]
- \_\_IO uint32\_t MEMMAP
- uint32\_t RESERVED1 [15]
- SYSCTL\_PLL\_REGS\_T PLL [SYSCTL\_USB\_PLL+1]
- \_\_IO uint32\_t PCON
- \_\_IO uint32\_t PCONP
- \_\_IO uint32\_t PCONP1
- uint32\_t RESERVED2 [13]
- \_\_IO uint32\_t EMCCLKSEL
- \_\_IO uint32\_t CCLKSEL
- \_\_IO uint32\_t USBCLKSEL
- \_\_IO uint32\_t CLKSRCSEL
- \_\_IO uint32\_t CANSLEEPCLR
- \_\_IO uint32\_t CANWAKEFLAGS
- uint32\_t RESERVED3 [10]
- \_\_IO uint32\_t EXTINT
- uint32\_t RESERVED4
- \_\_IO uint32\_t EXTMODE
- \_\_IO uint32\_t EXTPOLAR
- uint32\_t RESERVED5 [12]
- \_\_IO uint32\_t RSID
- \_\_IO uint32\_t SCS
- \_\_IO uint32\_t RESERVED7
- \_\_IO uint32\_t PCLKSEL

- uint32\_t RESERVED9
- \_\_IO uint32\_t PBOOST
- \_\_IO uint32\_t SPIFICLKSEL
- \_IO uint32\_t LCD\_CFG
- uint32\_t RESERVED10
- \_\_IO uint32\_t USBIntSt
- \_\_IO uint32\_t DMAREQSEL
- \_\_IO uint32\_t CLKOUTCFG
- IO uint32 t RSTCON [2]
- uint32\_t RESERVED11 [2]
- \_\_IO uint32\_t EMCDLYCTL
- \_\_IO uint32\_t EMCCAL

#### 5.22.1 Detailed Description

LPC17XX/40XX Clock and Power register block structure.

#### 5.22.2 Member Data Documentation

5.22.2.1 \_\_IO uint32\_t LPC\_SYSCTL\_T::CANSLEEPCLR

Offset: 0x110 (R/W) CAN Sleep Clear Register

5.22.2.2 \_\_IO uint32\_t LPC\_SYSCTL\_T::CANWAKEFLAGS

Offset: 0x114 (R/W) CAN Wake-up Flags Register

5.22.2.3 \_\_IO uint32 t LPC SYSCTL T::CCLKSEL

Offset: 0x104 (R/W) CPU Clock Selection Register

5.22.2.4 \_\_IO uint32\_t LPC\_SYSCTL\_T::CLKOUTCFG

Offset: 0x1C8 (R/W) Clock Output Configuration Register

5.22.2.5 \_\_IO uint32\_t LPC\_SYSCTL\_T::CLKSRCSEL

Offset: 0x10C (R/W) Clock Source Select Register

5.22.2.6 \_\_IO uint32\_t LPC\_SYSCTL\_T::DMAREQSEL

Offset: 0x1C4 (R/W) DMA Request Select Register

5.22.2.7 \_\_IO uint32\_t LPC\_SYSCTL\_T::EMCCAL

Offset: 0x1E0 (R/W) Calibration of programmable delays

5.22.2.8 \_\_IO uint32\_t LPC\_SYSCTL\_T::EMCCLKSEL

Offset: 0x100 (R/W) External Memory Controller Clock Selection Register

```
5.22.2.9 __IO uint32_t LPC_SYSCTL_T::EMCDLYCTL
Offset: 0x1DC (R/W) SDRAM programmable delays
5.22.2.10 __IO uint32_t LPC_SYSCTL_T::EXTINT
Offset: 0x140 (R/W) External Interrupt Flag Register
5.22.2.11 __IO uint32_t LPC_SYSCTL_T::EXTMODE
Offset: 0x148 (R/W) External Interrupt Mode Register
5.22.2.12 __IO uint32_t LPC_SYSCTL_T::EXTPOLAR
Offset: 0x14C (R/W) External Interrupt Polarity Register
5.22.2.13 __IO uint32_t LPC_SYSCTL_T::FLASHCFG
Offset: 0x000 (R/W) Flash Accelerator Configuration Register
5.22.2.14 __IO uint32_t LPC_SYSCTL_T::LCD_CFG
Offset: 0x1B8 (R/W) LCD Configuration and clocking control Register
5.22.2.15 __IO uint32_t LPC_SYSCTL_T::MEMMAP
Offset: 0x000 (R/W) Flash Accelerator Configuration Register
5.22.2.16 __IO uint32_t LPC_SYSCTL_T::PBOOST
Offset: 0x1B0 (R/W) Power Boost control register
5.22.2.17 __IO uint32_t LPC_SYSCTL_T::PCLKSEL
Offset: 0x1A8 (R/W) Peripheral Clock Selection Register
5.22.2.18 __IO uint32_t LPC_SYSCTL_T::PCON
Offset: 0x0C0 (R/W) Power Control Register
5.22.2.19 __IO uint32_t LPC_SYSCTL_T::PCONP
Offset: 0x0C4 (R/W) Power Control for Peripherals Register
5.22.2.20 __IO uint32_t LPC_SYSCTL_T::PCONP1
```

Offset: 0x0C8 (R/W) Power Control 1 for Peripherals Register

5.22.2.21 SYSCTL\_PLL\_REGS\_T LPC\_SYSCTL\_T::PLL[SYSCTL\_USB\_PLL+1]

Offset: 0x080: PLL0 and PLL1

5.22.2.22 \_\_IO uint32\_t LPC\_SYSCTL\_T::RSID

Offset: 0x180 (R/W) Reset Source Identification Register

5.22.2.23 \_\_IO uint32\_t LPC\_SYSCTL\_T::RSTCON[2]

Offset: 0x1CC (R/W) RESET Control0/1 Registers

5.22.2.24 IO uint32 t LPC SYSCTL T::SCS

Offset: 0x1A0 (R/W) System Controls and Status Register

5.22.2.25 \_\_IO uint32\_t LPC\_SYSCTL\_T::USBCLKSEL

Offset: 0x108 (R/W) USB Clock Selection Register

5.22.2.26 \_\_IO uint32\_t LPC\_SYSCTL\_T::USBIntSt

Offset: 0x1C0 (R/W) USB Interrupt Status Register

The documentation for this struct was generated from the following file:

sysctl\_17xx\_40xx.h

# 5.23 PINMUX\_GRP\_T Struct Reference

Array of IOCON pin definitions passed to Chip\_IOCON\_SetPinMuxing() must be in this format.

#include <iocon\_17xx\_40xx.h>

## **Public Attributes**

- uint32\_t pingrp:3
- uint32\_t pinnum:5
- uint32\_t modefunc:24

# 5.23.1 Detailed Description

Array of IOCON pin definitions passed to Chip\_IOCON\_SetPinMuxing() must be in this format.

The documentation for this struct was generated from the following file:

iocon\_17xx\_40xx.h

# 5.24 RTC\_TIME\_T Struct Reference

#### **Public Attributes**

uint32\_t time [RTC\_TIMETYPE\_LAST]

The documentation for this struct was generated from the following file:

rtc\_17xx\_40xx.h

# 5.25 SYSCTL\_PLL\_REGS\_T Struct Reference

LPC17XX/40XX Clock and Power PLL register block structure.

```
#include <sysctl_17xx_40xx.h>
```

#### **Public Attributes**

- IO uint32 t PLLCON
- \_\_IO uint32\_t PLLCFG
- \_\_I uint32\_t PLLSTAT
- O uint32 t PLLFEED
- uint32\_t RESERVED1 [4]

## 5.25.1 Detailed Description

LPC17XX/40XX Clock and Power PLL register block structure.

#### 5.25.2 Member Data Documentation

```
5.25.2.1 __IO uint32 t SYSCTL PLL REGS_T::PLLCFG
```

(R/W) PLL Configuration Register

```
5.25.2.2 __IO uint32_t SYSCTL_PLL_REGS_T::PLLCON
```

(R/W) PLL Control Register

```
5.25.2.3 __O uint32_t SYSCTL_PLL_REGS_T::PLLFEED
```

(/W) PLL Feed Register

```
5.25.2.4 __I uint32_t SYSCTL_PLL_REGS_T::PLLSTAT
```

(R/) PLL Status Register

The documentation for this struct was generated from the following file:

sysctl\_17xx\_40xx.h

# **Chapter 6**

# **File Documentation**

# 6.1 uip-conf.h File Reference

```
#include <stdint.h>
#include "webserver.h"
```

# Project-specific configuration options

uIP has a number of configuration options that can be overridden for each project. These are kept in a project-specific uip-conf.h file and all configuration names have the prefix UIP\_CONF.

- #define UIP\_CONF\_MAX\_CONNECTIONS
- #define UIP\_CONF\_MAX\_LISTENPORTS
- #define UIP\_CONF\_BUFFER\_SIZE
- #define UIP\_CONF\_BYTE\_ORDER
- #define UIP\_CONF\_LOGGING
- #define UIP CONF UDP
- #define UIP\_CONF\_UDP\_CHECKSUMS
- #define UIP\_CONF\_STATISTICS
- typedef uint8\_t u8\_t
- typedef uint16\_t u16\_t
- typedef unsigned short uip\_stats\_t

# 6.1.1 Detailed Description

An example uIP configuration file

Author

Adam Dunkels adam@sics.se