## Analog IC Design

# Lab 11 (Mini Project 02)

# Fully-Differential Folded Cascode OTA

## PART 1: gm/ID Design Charts

### **NMOS**



Figure 1 NMOS GM/GDS VS GM/ID



Figure 2 NMOS ID/W VS GM/ID



Figure 3 NMOS GM/CGG VS GM/ID



Figure 4 NMOS VGS VS GM/ID

## **PMOS**



Figure 5 PMOS GM/GDS VS GM/ID



Figure 6 PMOS ID/W VS GM/ID



Figure 7 PMOS GM/CGG VS GM/ID



Figure 8 PMOS VGS VS GM/ID

#### For the input pair

 $VICM\_LOW = 0$ , so the input pair we will be used is PMOS. we will follow the Suggested Design Procedure





Figure 9 input pair





Figure 10 Nmos Cascode





Figure 11 Pmos Cascode





Figure 12 Nmos current source





Figure 13 Pmos current source

VCASCN ≈ VGSN + V\* ≈ 688m + 203m = 791mVCASCP ≈ VDD - |VGSP| - V\* ≈ 1.8 - 674m - 203m = 923m

#### PART 3: Open-Loop OTA Simulation (Behavioural CMFB)



Figure 14 OP parameters

## What is the CM level at the OTA output?

VOCM = 904.1 m

VDC("/VOCM") 904.1m

What are the differential input and output voltages of the error amplifier? What is the relation between them?



Figure 15 error amplifier

VINdiff = 904.1m-900m = 0.4 mV

Voutdiff = 1.99-1.195 = 0.4 mV

 $\frac{\text{Voutdiff}}{\text{VINdiff}} = 1$ , as it work as a buffer

### 2) Diff small signal ccs:

• Plot diff gain (magnitude in dB and phase) vs frequency.



Figure 16 diff gain (magnitude in dB) vs frequency



Figure 17 diff gain (phase) vs frequency

• Calculate circuit parameters (DC gain, BW, GBW, UGF, and PM).

| Ao    | expr | ymax(mag(VF("/VODIFF")))         | 725.7  |
|-------|------|----------------------------------|--------|
| Ao_dB | expr | dB20(ymax(mag(VF("/VODIFF"))))   | 57.22  |
| BW    | expr | bandwidth(VF("/VODIFF") 3 "low") | 55.59K |
| UGF   | expr | unityGainFreq(VF("/VODIFF"))     | 40.41M |
| GBW   | expr | gainBwProd(VF("/VODIFF"))        | 40.44M |
|       | expr | phaseMargin(VF("/VODIFF"))       | 88.12  |

Figure 18 circuit parameters

• Compare simulation results with hand calculations in a table (use SS parameters from OP simulation in your hand analysis).

$$Ao = Gm * Rout$$

$$Gm = gm_{in} = 296.6 \, uS$$

$$R_{out} = RLFD_{cascN} \mid\mid RLFD_{cascP}$$

$$R_{out} = \frac{\left(1 + \frac{(gm_{cascN} + gmb_{cascN})}{gds_{folded} + gds_{input}}\right)}{gds_{cascN}} / \frac{\left(1 + \frac{(gm_{cascp} + gmb_{cascp})}{gds_{c-mirrorP}}\right)}{gds_{cascp}}$$

$$= \frac{1 + \frac{(300u + 86u)}{4u}}{3.2u} / \frac{1 + \frac{(287u + 74u)}{39u}}{2.9u} = 30.5M / / 3.54M \approx 3.17M\Omega$$

$$A_{vd} = 296.6 \, u \times 3.17M = 940V / V \approx 59.46dB$$

To calculate the bandwidth, we can notice that the load capacitance is much larger than the parasitic capacitances, hence we can calculate BW as follows:

$$BW \approx \frac{1}{2\pi Rout \times CL} = \frac{1}{2\pi \times 3.17M \times 1p} \approx 50.2kHz$$

$$GBW = A_{vd} \times BW = 940 \times \mathbf{50.2k} \approx \mathbf{47MHz}$$

$$f_{11} \approx GBW \approx 497MHz$$

$$PM = 90 - \tan^{-1} \left( \frac{GBW}{\omega_{p2}} \right)$$



Figure 19 zeros & poles

$$PM = 90 - \tan^{-1}\left(\frac{47M}{479.7M}\right) \approx 84.39 \ deg$$

|               | Simulation       | Hand analysis   |
|---------------|------------------|-----------------|
| DC _diff_gain | 57.22 <i>dB</i>  | 59.46 <i>dB</i> |
| BW            | 55.6 <i>kHz</i>  | 50.2 <i>kHz</i> |
| GBW           | 40.4 <i>MHz</i>  | 47MHz           |
| UGF           | 40.44 <i>MHz</i> | 47MHz           |
| PM            | 88.12            | 84. 39 deg      |

### PART 4: Open-Loop OTA Simulation (Actual CMFB)

we will follow the Suggested Design Procedure





Figure 20 PMOS pair





Figure 21 NMOS pair

$$\begin{aligned} \text{Vout}_{\text{max}} &= \text{VDD} - \text{VGSP} - \text{V}^* = 1.8 - 620 \text{ m} - 134 \text{ m} = 1.046 \\ & \text{Vout}_{\text{min}} = 2*\text{V}^* = 268 \text{ m} \\ & \text{Vout}_{\text{cm}_{\text{avg}}} = \frac{(\text{Vout}_{\text{max}} + \text{Vout}_{\text{min}})}{2} = 0.657 \text{m} \end{aligned}$$

 $VREF = Vout\_cm\_avg + VGSP = 0.657m + 527.5m = 1.185$ 

1) Schematic of the OTA and CMFB circuit with DC node voltages and transistors OP parameters (id, vgs, vds, vdsat, vth, gm, gds, region) clearly annotated.



Figure 22 transistors OP parameters



Figure 23 transistors OP parameters

VDC("/VOCM") 674.2m

As we designed the actual CMFB network to obtain a common mode of nearly  $0.657\ mV$  to maximize the output swing.

What are the differential input and output voltages of the error amplifier? What is the relation between them?

$$\begin{split} V_{indiff} &= 1.197 - 1.185 = 12mV \\ V_{outdiff} &= VGS_5 - VGS_2 = 1.199 - 1.182 = 17mV \\ &\frac{V_{outdiff}}{V_{indiff}} = \frac{gm_{in} + gmb_{in}}{gm_{CM}} \approx \textbf{1.417} \end{split}$$

the gain of the error amplifier =  $\frac{V_{outdiff}}{V_{indiff}}$ 

#### 2) Diff small signal ccs:

• Plot diff gain (magnitude in dB and phase) vs frequency.



Figure 24 diff gain (magnitude) vs frequency



Figure 25 diff gain (phase) vs frequency

• Calculate circuit parameters (DC gain, BW, GBW, UGF, and PM).

| Ao    | expr | ymax(mag(VF("/VODIFF")))         | 651    |
|-------|------|----------------------------------|--------|
| Ao_dB | expr | dB20(ymax(mag(VF("/VODIFF"))))   | 56.27  |
| BW    | expr | bandwidth(VF("/VODIFF") 3 "low") | 59.47K |
| UGF   | expr | unityGainFreq(VF("/VODIFF"))     | 38.9M  |
| GBW   | expr | gainBwProd(VF("/VODIFF"))        | 38.81M |
|       | expr | phaseMargin(VF("/VODIFF"))       | 88.15  |

Figure 26 circuit parameters

### PART 5: Closed Loop Simulation (AC and STB Analysis)

In part 2 we started with an initial point by assuming values for L and gm/ID for the folded cascode, in this part we change these values but keeping the same ratios for the currents and W and L based on designer's experience and trade-offs.



Figure 27 final Tunning Results



Figure 28 OTA



Figure 29 CMFB circuit

 VOCM
 expr
 VDC("VOCM")
 780.9m

As we designed the actual CMFB network to obtain a common mode of nearly  $0.657~\mathrm{mV}$  to maximize the output swing. But because of the limited gain the CMFB network will not be so accurate.

the CM level at the OTA input =781m

VICM expr ((VDC("/VFBP") + VDC("/VFBN")) / 2) 780.96

It is same as the CM level at the OTA output because the feedback connection is a large resistor which make the input and output voltage equal.

## 2) Differential closed-loop response:

#### • Plot VODIFF vs frequency



Figure 30 VODIFF vs frequency

### • Use Measures or cursors to calculate circuit parameters (DC gain, CL BW, CL GBW)



Figure 31 circuit parameters

| Ao    | expr | ymax(mag(VF("/VODIFF")))         | 1.998  | V        |
|-------|------|----------------------------------|--------|----------|
| Ao_dB | expr | dB20(ymax(mag(VF("/VODIFF"))))   | 6.014  | <u>~</u> |
| BW    | expr | bandwidth(VF("/VODIFF") 3 "low") | 12.17M | V        |
| UGF   | expr | unityGainFreq(VF("/VODIFF"))     | 21.9M  | V        |
| GBW   | expr | gainBwProd(VF("/VODIFF"))        | 24.08M | V        |
|       | expr | phaseMargin(VF("/VODIFF"))       | 94.63  | V        |

Figure 32 Measures

#### 3) Differential and CMFB loops stability (STB analysis):



Figure 33 DIFF LG in dB & phase vs frequency overlaid



Figure 34 CM LG in dB & phase vs frequency overlaid

## • Compare GBW and PM of diff and CM loops. Comment.

| LG_dB  | expr | dB20(ymax(mag(getData("loopGain" ?result "stb"))))        | 62.08  |
|--------|------|-----------------------------------------------------------|--------|
| GBW_LG | expr | gainBwProd(mag(getData("loopGain" ?result "stb")))        | 10.88M |
| BW_LG  | expr | bandwidth(mag(getData("loopGain" ?result "stb")) 3 "low") | 8.536K |
|        | expr | unityGainFreq(getData("loopGain" ?result "stb"))          | 11.11M |

Figure 35 DIFF Mode

# phaseMargin(deg)=88.529821

| LG_dB  | expr | dB20(ymax(mag(getData("loopGain" ?result "stb"))))        | 69.91  |
|--------|------|-----------------------------------------------------------|--------|
| GBW_LG | expr | gainBwProd(mag(getData("loopGain" ?result "stb")))        | 17.99M |
| BW_LG  | expr | bandwidth(mag(getData("loopGain" ?result "stb")) 3 "low") | 5.734K |
|        | expr | unityGainFreq(getData("loopGain" ?result "stb"))          | 20.56M |

Figure 36 CM

### phaseMargin(deg)=72.366094

|     | DIFF   | СМ            |
|-----|--------|---------------|
| GBW | 10.88M | 20.56M        |
| PM  | 91 deg | <b>72</b> deg |

We notice that CM GBW is higher than DIFF GBW which means faster effect.

• Compare DC LG and GBW of the diff loop with those obtained from open-loop simulation.

| LG_dB  | expr | dB20(ymax(mag(getData("loopGain" ?result "stb"))))        | 73.24  |
|--------|------|-----------------------------------------------------------|--------|
| GBW_LG | expr | gainBwProd(mag(getData("loopGain" ?result "stb")))        | 39.78M |
| BW_LG  | expr | bandwidth(mag(getData("loopGain" ?result "stb")) 3 "low") | 8.643K |
|        | aver | unityGainFreq(getData("loopGain" ?result "sth"))          | 27 24M |

Figure 37 open-loop simulation

|       | diff loop | open-loop |
|-------|-----------|-----------|
| GBW   | 10.88M    | 39.78M    |
| DC_LG | 62 dB     | 73.24 dB  |

#### Comment

open – loop DC + 
$$20 \log \left(\frac{1}{3}\right)$$
 = 73 – 9.5 = 63.5 dB  $\approx$  diff loop open – loop GBW  $*\frac{1}{3}$  = 13  $\approx$  diff GBW

The error Because the feedback factor  $\beta \approx \frac{1}{3}$  but not exactly equal it as we didn't add the parasitic capacitance in our calculations or the loading effect of the feedback.

## **PART 6: Closed Loop Simulation (Transient Analysis)**

#### 1) Differential and CMFB loops stability (transient analysis):



Figure 38 transient signals DIFF

The differential outputs have no ringing because its phase margin is 91 which means that the system is overdamped that is meaning that it is slow but also it is a stable system so it has an adequate PM and no ringing.

The CM output has a small ringing as its phase margin is 72 which means that the system is underdamped so it hasn't an adequate PM and it should be higher but it's a stable system.



Figure 39 transient signals CM



Figure 40 transient signals CM overloaded

The CM output has a small ringing as its phase margin is 72 which means that the system is underdamped so it hasn't an adequate PM and it should be higher but it's a stable system.

We mentioned above that the diff mode has adequate PM, but Common mode hasn't, so it is appeared that in the differential output there is no ringing as the signals have the same values and sign.

The system is stable, and the effect of the ringing isn't considered as it is in the Common mode, but there is no ringing in the Diff mode.

#### 2) Output swing:

• Plot the transient signals at VINP, VINN, VOUTP, VOUTN, and VOCM overlaid in the same figure.



Figure 41 transient signals

• Plot the transient signals at VIDIFF and VODIFF overlaid in the same figure.



Figure 42 VIDIFF and VODIFF overlaid.

• Calculate the diff input and output peak-to-peak swings and the closed loop gain.

| PP_VIDIFF | expr | peakToPeak(VT("/net3"))                               | 300m   |
|-----------|------|-------------------------------------------------------|--------|
| PP_VODIFF | expr | peakToPeak(VT("/VODIFF"))                             | 599.2m |
| Ao CL     | expr | (peakToPeak(VT("/VODIFF")) / peakToPeak(VT("/net3"))) | 1.997  |

output peak-to-peak swings = 300m

input peak-to-peak swings =600m

closed loop gain = 2