

#### CPU vs GPU

CPU code

```
void *data;
data = malloc(N);
cpu_func1(data, N);
cpu_func2(data, N);
cpu_func3(data, N);
free(data);
```

GPU code w/ Unified Memory

```
void *data;
data = malloc(N);
cpu_func1(data, N);
gpu_func2<<<...>>>(data, N);
cudaDeviceSynchronize();
cpu_func3(data, N);
free(data);
```



#### **Explicit vs Unified Memory**

#### Explicit Memory Management

```
void *data, *d data;
data = malloc(N);
cudaMalloc(&d data, N);
cpu func1(data, N);
cudaMemcpy(d data, data, N, ...)
gpu_func2<<<...>>>(d_data, N);
cudaMemcpy(data, d_data, N, ...)
cudaFree(d_data);
cpu func3(data, N);
free(data);
```

#### GPU code w/ Unified Memory

```
void *data;
data = malloc(N);
cpu func1(data, N);
gpu func2<<<...>>>(data, N);
cudaDeviceSynchronize();
cpu_func3(data, N);
free(data);
```



#### Full Control with Prefetching

#### Explicit Memory Management

```
void *data, *d data;
data = malloc(N);
cudaMalloc(&d data, N);
cpu_func1(data, N);
cudaMemcpy(d data, data, N, ...)
gpu_func2<<<...>>>(d_data, N);
cudaMemcpy(data, d_data, N, ...)
cudaFree(d_data);
cpu func3(data, N);
free(data);
```

#### Unified Memory + Prefetching

```
void *data;
data = malloc(N);
cpu func1(data, N);
cudaMemPrefetchAsync(data, N, GPU)
gpu func2<<<...>>>(data, N);
cudaMemPrefetchAsync(data, N, CPU)
cudaDeviceSynchronize();
cpu func3(data, N);
free(data);
```



#### Deep Copy

#### Explicit Memory Management

```
char **data;
// allocate and initialize data on the CPU
char **d data;
char **h data = (char**)malloc(N*sizeof(char*));
for (int i = 0; i < N; i++) {
  cudaMalloc(&h_data[i], N);
  cudaMemcpy(h data[i], data[i], N, ...);
cudaMalloc(&d_data, N*sizeof(char*));
cudaMemcpy(d_data, h_data, N*sizeof(char*), ...);
gpu_func<<<...>>>(d_data, N);
```

#### GPU code w/ Unified Memory

```
char **data;
// allocate and initialize data on the CPU
gpu_func<<<...>>>(data, N);
```





| page1 | page2 |  |
|-------|-------|--|
|       |       |  |

Single virtual memory shared between processors

























#### SIMPLIFYING DL FRAMEWORK DESIGN

Eliminated **3,000 lines** of repetitive and error-prone code in Caffe

Developers can add new inherited Layer classes in a much simpler manner

The final call to a CPU function or a GPU kernel (caffe\_gpu\_gemm) still need to be explicit

```
class ConvolutionLayer
                                 Existing Design
public:
   void cpu data()
  void cpu diff()
  void gpu data()
  void gpu diff()
  void mutable cpu data()
                               class ConvolutionLayer
  void mutable cpu diff()
  void mutable gpu data()
                               public:
  void mutable gpu diff()
                                  void data()
                                  void diff()
   void Forward cpu()
  void Forward gpu()
                                  void mutable data()
   void forward cpu gemm()
                                                            Unified
                                  void mutable diff()
  void forward gpu gemm()
                                                          Memory
  void forward cpu bias()
                                  void Forward()
   void forward gpu bias()
                                                            Design
                                  void forward gemm()
                                  void forward bias()
  void Backward cpu()
  void Backward gpu()
                                  void Backward()
  void backward cpu gemm()
                                  void backward gemm()
  void backward gpu gemm()
                                  void backward bias()
  void backward cpu bias()
  void backward gpu bias()
```

#### CAN THIS DESIGN OFFER GOOD PERF?

DL training with Unified Memory





#### **Exclusive Access\***



#### **Exclusive Access**



#### **Exclusive Access**



**Atomics over NVLINK\*** 



Read duplication\*



Read duplication: write



Read duplication: read after write



Design of a Concurrent Hybrid Hash Table



Concurrent Access To Hash Table





Concurrent Access To Hash Table



#### Concurrent Access To Hash Table





#### **UNIFIED MEMORY + DGX-2**



# UNIFIED MEMORY PROVIDES

Single memory view shared by all GPUs

Automatic migration of data between GPUs

User control of data locality

#### **ENABLING MULTI-GPU**

#### Single-GPU

```
__global__ void kernel(int *data) {
 int idx = threadIdx.x + blockDim.x * blockIdx.x;
 doSomeStuff(idx, data, ...);
cudaMallocManaged(&data, N * sizeof(int));
// initialize data on the CPU
kernel<<<grid, block>>>(data);
```

#### Multi-GPU

```
global void kernel(int *data, int gpuId) {
  int idx = threadIdx.x + blockDim.x * (blockIdx.x)
            + gpuId * gridDim.x);
  doSomeStuff(idx, data, ...);
                               update blockldx.x
cudaMallocManaged(&data, N * sizeof(int));
// initialize data on the CPU
for (int i = 0; i < numGPUs; i++) {</pre>
 cudaSetDevice(i);
  kernel<<<grid/numGPUs, block>>>(data, i);
```

update launch config

# **MULTI-GPU WITH UNIFIED MEMORY**



# **MULTI-GPU WITH UNIFIED MEMORY**



# **MULTI-GPU WITH UNIFIED MEMORY**



# **MULTI-GPU WITH UNIFIED MEMORY**



# GPU ARCHITECTURE AND SOFTWARE EVOLUTION

## UNIFIED MEMORY

## **Evolution of GPU architectures**



## UNIFIED MEMORY: BEFORE PASCAL

#### Available since CUDA 6

No GPU page fault support: move all dirty pages on kernel launch

No concurrent access, no GPU memory oversubscription, no system-wide atomics



## UNIFIED MEMORY: PASCAL AND VOLTA

## Available since CUDA 8

GPU page fault support, concurrent access, extended VA space (48-bit)

On-demand migration to accessing processor on first touch



**New Feature: Access Counters** 

If memory is mapped to the GPU, migration can be triggered by access counters



**New Feature: Access Counters** 

With access counters only hot pages will be moved to the GPU

Migrations are delayed compared to the fault-based method



New Feature: Hardware Coherency with NVLINK2

CPU can directly access and cache GPU memory

Native atomics support for all accessible memory



New Feature: ATS support

ATS: address translation service; CPU and GPU can share a *single* page table



## UNIFIED MEMORY WITH SYSTEM ALLOCATOR

System allocator support allows GPU to access **all** system memory malloc, stack, global, file system

P9: Address Translation Service (ATS)

Support enabled in CUDA 9.2

x86: Heterogeneous Memory Management (HMM)

Initial version of the patchset is integrated into 4.14 kernel

NVIDIA will be supporting upcoming versions of HMM

## WHAT YOU CAN DO WITH UNIFIED MEMORY

#### See it in action at the end of the talk!

#### Works everywhere today

```
int *data;
cudaMallocManaged(&data, sizeof(int) * n);
kernel<<<grid, block>>>(data);
```

#### Works on Power9 + ATS in CUDA 9.2 Will work in the future on x86 + HMM

```
int *data = (int*)malloc(sizeof(int) * n);
kernel<<<grid, block>>>(data);

int data[1024];
kernel<<<grid, block>>>(data);

int *data = (int*)alloca(sizeof(int) * n);
kernel<<<grid, block>>>(data);

extern int *data;
kernel<<<grid, block>>>(data);
```

## UNIFIED MEMORY LANGUAGES

CUDA C/C++: cudaMallocManaged

CUDA Fortran: managed attribute (per allocation)

Python: **pycuda.driver.managed\_empty** (allocate numpy.ndarray)

OpenACC: -ta=managed compiler option (all dynamic allocations)

## UNIFIED MEMORY + OPENACC

## Effortless way to run you code on GPUs

Literally adding a single line will get your code running on the GPU

```
#pragma acc kernels
{
    for (i = 0; i < n; ++i) {
        c[i] = a[i] + b[i];
        ...
    }
}</pre>
```

Easy to optimize later: add loop and data directives

## GYROKINETIC TOROIDAL CODE

## Particle-In-Cell production code





http://phoenix.ps.uci.edu/gtc\_group

# PERFORMANCE DEEP DIVE

## STREAMING BENCHMARK

## How fast is on-demand migration?

```
__global__ void kernel(int *host, int *device) {
 int i = threadIdx.x + blockDim.x * blockIdx.x;
 device[i] = host[i];
// allocate and initialize memory
cudaMallocManaged(&host, size);
cudaMalloc(&device, size);
memset(host, 0, size);
  benchmark CPU->GPU migration
if (prefetch)
  cudaMemPrefetchAsync(host, size, gpuId);
kernel<<<grid, block>>>(host, device);
```



# UNDERSTANDING PROFILER OUTPUT

| ==14487== Profiling result:                |          |          |             |        |           |           |             |                                    |  |
|--------------------------------------------|----------|----------|-------------|--------|-----------|-----------|-------------|------------------------------------|--|
|                                            | Type     | Time(%)  | Time        | Calls  | Avg       | Min       | Max         | Name                               |  |
| GPU activ                                  | rities:  | 100.00%  | 23.270ms    | 1      | 23.270ms  | 23.270ms  | 23.270ms    | <pre>void kernel(int*, int*)</pre> |  |
| API                                        | calls:   | 79.56%   | 23.272ms    | 1      | 23.272ms  | 23.272ms  | 23.272ms    | cudaDeviceSynchronize              |  |
|                                            |          | 20.42%   | 5.9732ms    | 1      | 5.9732ms  | 5.9732ms  | 5.9732ms    | cudaLaunch                         |  |
|                                            |          | 0.01%    | 2.0490us    | 1      | 2.0490us  | 2.0490us  | 2.0490us    | cudaConfigureCall                  |  |
|                                            |          | 0.01%    | 1.8360us    | 4      | 459ns     | 138ns     | 833ns       | cudaSetupArgument                  |  |
|                                            |          |          |             |        |           |           |             |                                    |  |
| ==14487== Unified Memory profiling result: |          |          |             |        |           |           |             |                                    |  |
| Device "Tesla V100-PCIE-16GB (0)"          |          |          |             |        |           |           |             |                                    |  |
| Count                                      | Avg Size | e Min Si | ze Max Size | Total  | Size Tota | l Time Na | ame         |                                    |  |
| 3012                                       | 21.758KI | 3 4.0000 | KB 952.00KB | 64.000 | 00MB 13.4 | 9043ms H  | ost To Devi | ce                                 |  |
| 81                                         | -        | _        |             |        | - 23.2    | 3181ms G  | pu page fau | lt groups                          |  |

## HEURISTIC PREFETCHING

## Do Not Confuse with API-prefetching

GPU architecture supports different page sizes

Contiguous pages up to a large page size are promoted to the larger size

Driver prefetches whole regions if pages are accessed densely



## WHAT IS PAGE FAULT GROUPS?

```
==14487== Unified Memory profiling result:

Device "Tesla V100-PCIE-16GB (0)"

Count Avg Size Min Size Max Size Total Size Total Time Name

3012 21.758KB 4.0000KB 952.00KB 64.00000MB 13.49043ms Host To Device

81 - - 23.23181ms Gpu page fault groups
```

#### nvprof --print-gpu-trace ...

```
Unified Memory Virtual Address Name

8  0x3900010000 [Unified Memory GPU page faults]

9  0x3900040000 [Unified Memory GPU page faults]

5  0x3900108000 [Unified Memory GPU page faults]

5  0x3900200000 [Unified Memory GPU page faults]
```

## PAGE FAULTS HANDLING



## OPTIMIZING ON-DEMAND MIGRATION

Increase fault concurrency to reduce page fault stalls





multiple faults per page warps are stalled on fault processing

fewer warps are stalled "spread-out" pattern improves prefetching

## **OPTIMIZING ON-DEMAND MIGRATION**

```
Avg Size Min Size Max Size Total Size Total Time
                    Count
                           21.758KB 4.0000KB
                                               952.00KB 64.00000MB 13.49043ms
                                                                                 Host To Device
                                                                   - 23.23181ms Gpu page fault groups
                        81
Thread/4B
                  Unified Memory Virtual Address
                                                   Name
                               8
                                     0 \times 3900010000
                                                   [Unified Memory GPU page faults]
                               9
                                     0 \times 3900040000
                                                   [Unified Memory GPU page faults]
                                     0x3900108000
                                                   [Unified Memory GPU page faults]
                                                                                        more efficient
                                                                                          prefetching
                           Avg Size Min Size Max Size Total Size
                                                                      Total Time Name
                                               576.00KB
                                                                      8.242080ms Host To Device
                            68.481KB 4.0000KB
                                                          64.00000MB
                       957
                         6
                                                                      9.769984ms Gpu page fault groups
Warp/64KB
                  Unified Memory Virtual Address
                                                                                         fewer stalls
                                                   Name
                               1
                                     0 \times 3900000000
                                                   [Unified Memory GPU page faults]
                                     0x39000c0000
                                                   [Unified Memory GPU page faults]
                                     0x3900080000
                                                   [Unified Memory GPU page faults]
```

## STREAMING BENCHMARK

## How fast is on-demand migration?

#### Streaming performance







## **GPU MEMORY OVERSUBSCRIPTION**

Let's see how perf changes as we increase the working set







## **EVICTION ALGORITHM**

What Pages Are Moving Out of the GPU



Driver keeps a list of physical chunks of GPU memory

Chunks from the front of the list are evicted first (LRU)

A chunk is considered "in use" when it is fully-populated or migrated

Prefetching and policies may impact eviction heuristic in the future

## PREFETCHING AND EVICTIONS



Prefetch can be overlapped with evictions without using CUDA streams!

(enabled in CUDA 9.1)

cudaMemcpy solution requires scheduling DtoH and HtoD copies into two separate streams

# **DRIVER ENHANCEMENTS**

Tesla V100 + x86: HPGMG-AMR default (no hints)



## DRIVER ENHANCEMENTS

Tesla V100 + x86: HPGMG-AMR optimized (prefetches)



# LOCALITY AND ACCESS CONTROL

## cudaMemAdvise

**Default:** data *migrates* on first touch

ReadMostly: data duplicated on first touch

**PreferredLocation:** *resist* migrating away from the preferred location

GPU0 **←** GPU1

**AccessedBy:** establish *direct mapping* and avoid faults

GPU0 **←** GPU1

## LULESH

CORAL OpenACC app

while not converged: LagrangeNodal CalcForceForNodes CalcAccelerationForNodes BoundaryConditionsForNodes CalcVelocityForNodes CalcPositionForNodes LagrangeElements CalcLagrangeElements CalcQForElems MaterialPropertiesForElems CalcTimeConstraintsForElems CalcCourantConstraintForElems CalcHydroConstraintForElems

few heavy GPU kernels



many small GPU kernels many small CPU functions

## USING VISUAL PROFILER



## THRASHING MITIGATION

Processors frequently read or write to the same page



Before CUDA 9.2: when memory is pinned we lose any insight into access pattern In the future we may use access counters on Volta to find a better location

# **LULESH: PREFERRED LOCATION = GPU**



## **LULESH: READ MOSTLY**



no slowdown for the heavy kernels

## **LULESH: PERF IMPROVEMENTS**

LULESH performance, 200<sup>3</sup> mesh, 100 iterations, CUDA 9.1



Will be enabled in the future drivers

# WHEN TO USE UNIFIED MEMORY

|                          | cudaMalloc                                                 | cudaMallocManaged                                                                                      |
|--------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| Pinned allocation        | cudaMalloc                                                 | <pre>cudaMallocManaged PreferredLocation(GPU) SetAccessedBy(peer GPUs) cudaMemPrefetchAsync(GPU)</pre> |
| cudaMemcpy: ptrA -> ptrB | Staging for non-pinned allocations or between non-P2P GPUs | Staging or a copy kernel required in all cases                                                         |
| Memory migration         | Not possible                                               | cudaMemPrefetchAsync                                                                                   |
| Debugging                | Difficult                                                  | Easy                                                                                                   |
| Oversubscription         | No                                                         | Yes                                                                                                    |
| IPC support              | Yes                                                        | No                                                                                                     |

# WHEN TO USE UNIFIED MEMORY





# UNIFIED MEMORY PLATFORMS

|               | KEPLER                                       | PASCAL                                         | VOLTA                                                                                         |
|---------------|----------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------|
| Linux + x86   | No GPU fault support<br>No concurrent access | On-demand migration                            | On-demand migration                                                                           |
| Linux + Power |                                              | On-demand migration<br>80GB/s CPU-GPU BW*      | On-demand migration<br>150GB/s CPU-GPU BW**<br>Access counters<br>HW coherency<br>ATS support |
| Windows       |                                              | No GPU fault support<br>No concurrent access   |                                                                                               |
| MacOS         |                                              | No GPU fault support<br>No concurrent access   |                                                                                               |
| Tegra         |                                              | Cached on CPU and iGPU<br>No concurrent access |                                                                                               |

<sup>\*</sup>IBM Minsky: 4xP100 + 2xP8, 2xNVLINK1 links between P100 and P8, bi-directional aggregate BW \*\*IBM Newell: 4xV100 + 2xP9, 3xNVLINK2 links between V100 and P9, bi-directional aggregate BW

## READ DUPLICATION

## Usage example

```
char *data;
cudaMallocManaged(&data, N);
init_data(data, N);

cudaMemAdvise(data, N, ..SetReadMostly, myGpuId);
cudaMemPrefetchAsync(data, N, myGpuId, s);
mykernel<<<..., s>>>(data, N);
```

The prefetch creates a copy instead of moving data

Both processors can read data **simultaneously** without faults

Writes will collapse all copies into one, subsequent reads will fault and duplicate

```
use_data(data, N);
cudaFree(data);
```

```
CPU: init_data

CPU: use_data

GPU: my_kernel
```

# PREFERRED LOCATION

## Resisting migrations

```
char *data;
cudaMallocManaged(&data, N);
init_data(data, N);

cudaMemAdvise(data, N, ..PreferredLocation, cudaCpuDeviceId);
mykernel<<<..., s>>>(data, N);
```

use data(data, N);

cudaFree(data);

The kernel will page fault and generate direct mapping to data on the CPU

The driver will "resist" migrating data away from the preferred location

```
CPU: init_data

GPU: my_kernel
```

## PREFERRED LOCATION

### Page population on first-touch

```
The kernel will page fault,
                                                               populate pages on the CPU
char *data;
cudaMallocManaged(&data, N);
                                                               and generate direct mapping to
                                                               data on the CPU
cudaMemAdvise(data, N, ...PreferredLocation, cudaCpuDeviceId);
                                                               Pages are populated on the
                                                               preferred location if the
mykernel<<<..., s>>>(data, N);
                                                               faulting processor can access it
use data(data, N);
cudaFree(data);
                                                                              GPU: my_kernel
                                       CPU: use data
```

# PREFERRED LOCATION ON P9+V100

### CPU can directly access GPU memory

```
char *data;
cudaMallocManaged(&data, N);
init_data(data, N);

cudaMemAdvise(data, N, ..PreferredLocation, gpuId);

mykernel<<<..., s>>>(data, N);

cudaFree(data);

migrate data to the GPU

CPU will fault and access data directly instead of migrating

CPU will fault and access data directly instead of migrating

CPU: init_data

GPU: my kernel
```

CPU: use data

The kernel will page fault and

## **ACCESSED BY**

### Usage example

CPU: use data

```
char *data;
cudaMallocManaged(&data, N);

init_data(data, N);

cudaMemAdvise(data, N, ..SetAccessedBy, myGpuId);

mykernel<<<c..., s>>>(data in CPU memory, no page faults
will be generated

Memory can move freely to other
processors and mapping will carry
over

CPU: init_data

GPU: my_kernel
```

GPU will establish direct mapping of

## **ACCESSED BY**

#### Using access counters on Volta

```
char *data;
cudaMallocManaged(&data, N);

init_data(data, N);

cudaMemAdvise(data, N, ..SetAccessedBy, myGpuId);

mykernel<<<..., s>>>(data in C
will be get

Access co
trigger m
accessed

use_data(data, N);

CPU: init_data
```

GPU will establish direct mapping of data in CPU memory, **no page faults** will be generated

Access counters may eventually trigger migration of **frequently accessed pages** to the GPU



## MANAGED VS MALLOC ON VOLTA+P9

### First touch allocation policy

```
ptr = cudaMallocManaged(size);

doStuffOnGpu<<<...>>>(ptr, size);

GPU page faults

Unified Memory driver allocates on GPU
GPU accesses GPU memory
```

```
ptr = malloc(size);

doStuffOnGpu<<<...>>>(ptr, size);

GPU uses ATS, faults

OS allocates on CPU (by default)

GPU uses ATS to access CPU memory
```

# MANAGED VS MALLOC ON P9

cudaMallocManaged: same behavior as x86

# MANAGED VS MALLOC ON P9

malloc: no on-demand migrations\*

```
ptr = malloc(size);

fillData(ptr, size);

doStuffOnGpu<<<...>>>(ptr, size);

cudaDeviceSynchronize();

doStuffOnCpu(ptr, size);

CPU accesses
CPU memory

CPU accesses
CPU memory
```

# HYPRE-INSPIRED USE CASE

Algebraic Multi-Grid library: <a href="https://github.com/LLNL/hypre">https://github.com/LLNL/hypre</a>

Lots of small allocations: multiple variables may end up on the same page

If used by different processors this will result in false-sharing





# **FALSE-SHARING**

#### Issues with false-sharing:

- Spurious migrations, thrashing mitigation does not solve it
- Performance hints are applied on page boundaries, due to suballocation data may inherit the wrong policies

#### How to mitigate this:

Use separate allocators or memory pools for CPU and GPU