## lab1 Cache

Jiacheng Ma

revised Jan 2019

## 1 Introduction

The lab is about adding instruction cache and data cache simulation into a simulation program of MIPS. And explores the parameter settings' influence on performance include cache size, associativity, and block size. Explores the best performing replacing policy to do cache replacement.

## 2 Design

The instruction cache is 8 KB in size with 32-byte blocks, 64 sets and 4-way associativity. The data cache is initially 8-way set-associative with 32 byte blocks and 64KB total size. The replacing principle is least recent. The c program uses a struct containing a tag, dirty bit, valid bit, cache block array(8bit for each cell), recent bits and frequency bits. The last several bits of memory request address is used to address the byte as offset in the block. The second last several bits is used to address the set in cache by directly mapping without any hash. The remaining address bits is used as a tag to uniquely identify memory byte. When new block needs to be inserted into cache, if there is a vacancy in corresponding set, the block is inserted there. Otherwise, use least recent principle, replace the least recent block and updates recent bits of all other blocks in the cache. For every cache hit, increase frequency bits by 1.

For timing simulation, each memory request cost 50 cycles stall. For baseline MIPS, shell.c is modified to include 50 cycles stall for every read and write in memory, just for comparison. For cache-enabled MIPS, 50 cycles is enforced when reading or writing memory in a block. The differences is in baseline MIPS, accessing every byte cost 50 cycles stall, while in cache-enabled MIPS, accessing a block cost 50 cycles stall. But since the simulation is to explore the cache performance, the baseline MIPS is just used as a comparison.

# 3 Experiments and Results

#### 3.1 Cache size, block size, associativity

Instruction cache is not changed. The following experiment is done by changing data cache. The experiments settings are summariesed in the table. Keep block size 32 byte and vary set size and associativity.

Surprisingly, those experiments show very similar results or are even identical. Thus only one result is presented in 3.1.1. It is possible that all the settings are ample for all the testing inputs, while program gets stuck when further lower set-associative below 4 way, leaving no space to further constrain the cache. The reason why it gets stuck is unknown. Other experiments include lower

block size are carried out as well. But result doesn't vary a lot. In extreme case where the block size is set to 1 byte, The cache-enabled MIPS reveals different result showing 4x performance degradation in terms of IPC than normal.

Overall, the experiments show many settings above provides sufficient space for cache to operate well, as the IPC increases average 10x than baseline from 3.1.1. Hence the the bottleneck is really the cache design. One big problem is the testing input programs didn't explore much locality reasonably as well. In next section, I will present the results on my own test set which focuses purely on various memory access pattern.



| Experiment | block size | set size | way    |
|------------|------------|----------|--------|
| 1          | 32byte     | 64set    | 32way  |
| 2          | 32byte     | 64set    | 64way  |
| 3          | 32byte     | 64set    | 128way |
| 4          | 32byte     | 64set    | 256way |
| 5          | 32byte     | 128set   | 16way  |
| 6          | 32byte     | 128set   | 32way  |
| 7          | 32byte     | 128set   | 64way  |
| 8          | 32byte     | 128set   | 128way |
| 9          | 32byte     | 256set   | 8way   |
| 10         | 32byte     | 256set   | 16way  |
| 11         | 32byte     | 256set   | 32way  |
| 12         | 32byte     | 256set   | 64way  |

Figure 1: The results from first experiment with block 32b, 64set, 32way.Y-axis is IPC ratio of MIPS with cache compared to baseline, x-axis represents different test inputs

#### 3.1.1 Further experiment on Memory Access Pattern

Based on previous discovery, I further wrote many test cases covering a lot access patterns, including sequential access at various step size, sequential access with step size changing constantly, sequential access with step size changing randomly, sequential access repeated for 10 and 100 times, and random access with different variants and repeated pattern.

13 different settings of set size and associativity are chosen to evaluate on; presented in the following table. The results is in figure 2. From Experiment 11 to 13, the results on all access pattern don't change a lot. But the performance difference between small cache and large cache is significant. The ticks on x-axis of the figure tells the type of memory access, s is short for sequential, r means repeated/random, l means long, and rd means purely random, the numbers followed often means step size, two number means two step size. The largest difference happens at when memory access pattern is long sequential access and step size 64 which is two cache line. While there is no big difference for similar situation when step size is 4. It's worth noting that at sequential access with step size 256, there is no difference among all 13 caches. Also under random access, the performance is harder to predict as shown in the figure. A clear figure is attached at the end.



Figure 2: The results from all experiment with different cache settings. Y-axis is IPC ratio of MIPS with cache compared to baseline, x-axis represents different test inputs

| Experiment | block size | set size | way   |
|------------|------------|----------|-------|
| 1          | 32byte     | 4set     | 4way  |
| 2          | 32byte     | 4set     | 16way |
| 3          | 32byte     | 4set     | 32way |
| 4          | 32byte     | 8set     | 4way  |
| 5          | 32byte     | 8set     | 16way |
| 6          | 32byte     | 8set     | 32way |
| 7          | 32byte     | 8set     | 64way |
| 8          | 32byte     | 16set    | 4way  |
| 9          | 32byte     | 16set    | 16way |
| 10         | 32byte     | 16set    | 32way |
| . 11       | 32byte     | 32set    | 32way |
| 12         | 32byte     | 128set   | 8way  |
| 13         | 32byte     | 256set   | 8way  |

## 3.2 Replacement and insertion policies

Two replacement and insertion policies are tested. One is least recent and the other is least frequent principle. The cache settings are maintained as the initial one with 8-way set-associative, 32 byte blocks and 64KB total size. The results didn't show any difference for all the testing inputs. Because the objective is to explore replacement policy efficiency, limit block size and vary set-associativity might help enlarge the difference for different policies. But even when the blocks size is lowered down to 1 byte, and vary set-associative to explore possible difference, the results didn't show any difference at all.

## 4 Discussion and Conclusion

In short, the cache improves the performance by average 10x in terms of IPC across 90 programs.

# References

 $[1] \begin{tabular}{ll} Wikipedia $\it Cache replacement policie \\ {\tt https://en.wikipedia.org/wiki/Cache}_replacement_policiesLeast_frequent_recently_used_(LFRU) \\ \end{tabular}$ 



Figure 1: The results from memory access experiments with different cache settings.Y-axis is IPC ratio of MIPS with cache compared to baseline, x-axis represents different test inputs