## DSD Final Project Scores(RISC V)

B05901156杜承諺 B05901022許睿洋 B05901037陳邦正 Group9

## 1. Baseline

- (1) Area: (um<sup>2</sup>)
  - Area: **277399.2874** *um*<sup>2</sup>

```
Total cell area: 277399.287400
Total area: 2932372.933366
```

- (2) Total Simulation Time of given has Hazard testbench: (ns)
  - Time = 5809.05 ns

- (3) Area\*Total Simulation Time: (um2 \* ns)
  - $5809.05 * 277399.2874 = 1611426330 um^2 * ns$

(4)Clock cycle for post-syn simulation (cycle in sdc, not cycle in testbench):(ns)

2.7ns

## 2. BrPred

- (1) Total execution cycles of given I mem BrPred: (TB CYCLE = 10ns)
  - 2-bit saturating counter : 239.5 cycles

• 2-level adaptive predictor : 239.5 cycles

```
\(^o^)/ CONGRATULATIONS!! The simulation result is PASS!!!

Simulation complete via $finish(1) at time 2395 NS + 0
```

- (2) Total execution cycles of given I\_mem\_hasHazard : (TB\_CYCLE = 10ns)
  - 2-bit saturating counter: 1861.5 cycles

2-level adaptive predictor : <u>1735.5ns</u>

(3)Synthesis area of BPU(Total area of BrPred minus baseline design, two design clock cycle need to be same) : (syn\_CYCLE = 5ns)

- 2-bit saturating counter :  $260730 243554 = 17176 (um^2)$
- 2-level adaptive predictor : 261932 243554 = 18378 ( $um^2$ )

## 3. Compressed instructions

- (1) Area (Total area of compressed design minus baseline design, two design clock cycle need to be same) same):  $(um^2)$ 
  - Baseline + 2way Area

```
Total cell area: 254727.117565
Total area: 2801293.453441
```

Half word + 2way Area(Compressed design)

```
Total cell area: 270292.274376
Total area: 3029192.968254
1
```

Area difference

15565.156810999993 (um<sup>2</sup>)

- (2) Total Simulation Time of given I mem compression: (ns)
  - Simulation Time

```
\(^o^)/ CONGRATULATIONS!! The simulation result is PASS!!!

Total Cycle: 410

Hit Cycle: x

Simulation complete via $finish(1) at time 2097500 PS + 0
```

- Total Simulation Time of 0x0000DEAD \* 0x0000F625 = 0xD61A6D01
   2097.500 (ns)
- (3) Area\*Total Simulation Time:  $(um^2 * ns)$ 32647916.411072485  $(um^2 * ns)$
- (4) Clock cycle for post syn simulation (cycle in sdc, not cycle in testbench): (ns) **5 (ns)**