

# IRLS3034-7PPbF

#### **Applications**

- DC Motor Drive
- High Efficiency Synchronous Rectification in SMPS
- Uninterruptible Power Supply
- High Speed Power Switching
- Hard Switched and High Frequency Circuits

#### **Benefits**

- Optimized for Logic Level Drive
- Very Low R<sub>DS(ON)</sub> at 4.5V V<sub>GS</sub>
- Superior R\*Q at 4.5V V<sub>GS</sub>
- Improved Gate, Avalanche and Dynamic dV/dt Ruggedness
- Fully Characterized Capacitance and Avalanche SOA
- Enhanced body diode dV/dt and dI/dt Capability
- Lead-Free



| V <sub>DSS</sub>        |             | 40V           |
|-------------------------|-------------|---------------|
| R <sub>DS(on)</sub>     | typ.        | 1.0m $Ω$      |
|                         | max.        | 1.4m $\Omega$ |
| I <sub>D (Silicon</sub> | n Limited)  | 380A①         |
| _                       | ge Limited) | 240A          |

HEXFET® Power MOSFET



| G    | D     | S      |
|------|-------|--------|
| Gate | Drain | Source |

#### **Absolute Maximum Ratings**

| Symbol                                 | Parameter                                                           | Max.         | Units |
|----------------------------------------|---------------------------------------------------------------------|--------------|-------|
| I <sub>D</sub> @ T <sub>C</sub> = 25°C | Continuous Drain Current, V <sub>GS</sub> @ 10V (Silicon Limited)   | 380①         |       |
| $I_D @ T_C = 100^{\circ}C$             | Continuous Drain Current, V <sub>GS</sub> @ 10V (Silicon Limited)   | 270①         | ] ,   |
| I <sub>D</sub> @ T <sub>C</sub> = 25°C | Continuous Drain Current, V <sub>GS</sub> @ 10V (Wire Bond Limited) | 240          | Α     |
| I <sub>DM</sub>                        | Pulsed Drain Current ②                                              | 1540         |       |
| $P_D @ T_C = 25^{\circ}C$              | Maximum Power Dissipation                                           | 380          | W     |
|                                        | Linear Derating Factor                                              | 2.5          | W/°C  |
| $V_{GS}$                               | Gate-to-Source Voltage                                              | ± 20         | V     |
| dv/dt                                  | Peak Diode Recovery ®                                               | 1.3          | V/ns  |
| T <sub>J</sub>                         | Operating Junction and                                              | -55 to + 175 |       |
| $T_{STG}$                              | Storage Temperature Range                                           |              | °C    |
|                                        | Soldering Temperature, for 10 seconds                               | 300          | 1     |
|                                        | (1.6mm from case)                                                   |              |       |

#### **Avalanche Characteristics**

| E <sub>AS (Thermally limited)</sub> | Single Pulse Avalanche Energy ® | 250                       | mJ |
|-------------------------------------|---------------------------------|---------------------------|----|
| I <sub>AR</sub>                     | Avalanche Current ②             | See Fig. 14, 15, 22a, 22b | Α  |
| E <sub>AR</sub>                     | Repetitive Avalanche Energy ②   |                           | mJ |

#### Thermal Resistance

| Symbol          | Parameter             | Тур. | Max. | Units |
|-----------------|-----------------------|------|------|-------|
| $R_{\theta JC}$ | Junction-to-Case 9 ®  |      | 0.40 | °C/W  |
| $R_{\theta JA}$ | Junction-to-Ambient ® |      | 40   |       |

www.irf.com

#### Static @ T<sub>J</sub> = 25°C (unless otherwise specified)

| Symbol                            | Parameter                            | Min. | Тур.  | Max. | Units | Conditions                                           |
|-----------------------------------|--------------------------------------|------|-------|------|-------|------------------------------------------------------|
| $V_{(BR)DSS}$                     | Drain-to-Source Breakdown Voltage    | 40   |       |      | V     | $V_{GS} = 0V, I_D = 250\mu A$                        |
| $\Delta V_{(BR)DSS}/\Delta T_{J}$ | Breakdown Voltage Temp. Coefficient  |      | 0.035 |      | V/°C  | Reference to 25°C, I <sub>D</sub> = 5mA <sup>②</sup> |
| R <sub>DS(on)</sub>               | Static Drain-to-Source On-Resistance |      | 1.0   | 1.4  | mΩ    | $V_{GS} = 10V, I_D = 200A$ (§)                       |
|                                   |                                      |      | 1.2   | 1.7  |       | $V_{GS} = 4.5V, I_D = 180A$ ⑤                        |
| $V_{GS(th)}$                      | Gate Threshold Voltage               | 1.0  |       | 2.5  | V     | $V_{DS} = V_{GS}$ , $I_D = 250\mu A$                 |
| I <sub>DSS</sub>                  | Drain-to-Source Leakage Current      |      |       | 20   | μΑ    | $V_{DS} = 40V, V_{GS} = 0V$                          |
|                                   |                                      |      |       | 250  |       | $V_{DS} = 40V, V_{GS} = 0V, T_{J} = 125^{\circ}C$    |
| $I_{GSS}$                         | Gate-to-Source Forward Leakage       |      |       | 100  | nA    | $V_{GS} = 20V$                                       |
|                                   | Gate-to-Source Reverse Leakage       |      |       | -100 |       | $V_{GS} = -20V$                                      |
| $R_{G}$                           | Internal Gate Resistance             |      | 1.9   |      | Ω     |                                                      |

#### Dynamic @ T<sub>J</sub> = 25°C (unless otherwise specified)

| Symbol                     | Parameter                                                   | Min. | Тур.  | Max. | Units | Conditions                                                    |
|----------------------------|-------------------------------------------------------------|------|-------|------|-------|---------------------------------------------------------------|
| gfs                        | Forward Transconductance                                    | 370  |       |      | S     | $V_{DS} = 10V, I_{D} = 220A$                                  |
| $Q_g$                      | Total Gate Charge                                           |      | 120   | 180  | nC    | I <sub>D</sub> = 170A                                         |
| $Q_{gs}$                   | Gate-to-Source Charge                                       |      | 32    |      |       | V <sub>DS</sub> =20V                                          |
| $Q_{gd}$                   | Gate-to-Drain ("Miller") Charge                             |      | 71    |      |       | V <sub>GS</sub> = 4.5V ⑤                                      |
| Q <sub>sync</sub>          | Total Gate Charge Sync. (Q <sub>g</sub> - Q <sub>gd</sub> ) |      | 49    |      |       | $I_D = 170A, V_{DS} = 0V, V_{GS} = 4.5V$                      |
| t <sub>d(on)</sub>         | Turn-On Delay Time                                          |      | 71    |      | ns    | $V_{DD} = 26V$                                                |
| t <sub>r</sub>             | Rise Time                                                   |      | 590   |      |       | $I_{D} = 220A$                                                |
| t <sub>d(off)</sub>        | Turn-Off Delay Time                                         |      | 94    |      |       | $R_G = 2.7\Omega$                                             |
| t <sub>f</sub>             | Fall Time                                                   |      | 200   |      |       | V <sub>GS</sub> = 4.5V ⑤                                      |
| C <sub>iss</sub>           | Input Capacitance                                           |      | 10990 |      | рF    | $V_{GS} = 0V$                                                 |
| C <sub>oss</sub>           | Output Capacitance                                          |      | 2030  |      |       | $V_{DS} = 40V$                                                |
| $C_{rss}$                  | Reverse Transfer Capacitance                                |      | 1100  |      |       | f = 1.0MHz, See Fig. 5                                        |
| C <sub>oss</sub> eff. (ER) | Effective Output Capacitance (Energy Related)               |      | 2520  |      |       | $V_{GS} = 0V$ , $V_{DS} = 0V$ to 32V $\bigcirc$ , See Fig. 11 |
| C <sub>oss</sub> eff. (TR) | Effective Output Capacitance (Time Related)®                |      | 3060  |      |       | $V_{GS} = 0V, V_{DS} = 0V \text{ to } 32V  $                  |

#### **Diode Characteristics**

| Symbol           | Parameter                 | Min.    | Тур.                                                                 | Max. | Units | Conditions                                        |
|------------------|---------------------------|---------|----------------------------------------------------------------------|------|-------|---------------------------------------------------|
| I <sub>S</sub>   | Continuous Source Current |         |                                                                      | 380① | Α     | MOSFET symbol                                     |
|                  | (Body Diode)              |         |                                                                      |      |       | showing the                                       |
| I <sub>SM</sub>  | Pulsed Source Current     |         |                                                                      | 1540 | Α     | integral reverse                                  |
|                  | (Body Diode) ②            |         |                                                                      |      |       | p-n junction diode.                               |
| $V_{SD}$         | Diode Forward Voltage     |         |                                                                      | 1.3  | V     | $T_J = 25$ °C, $I_S = 200$ A, $V_{GS} = 0$ V $\$$ |
| t <sub>rr</sub>  | Reverse Recovery Time     |         | 46                                                                   |      | ns    | $T_J = 25^{\circ}C$ $V_R = 34V$ ,                 |
|                  |                           |         | 49                                                                   |      |       | $T_J = 125^{\circ}C$ $I_F = 220A$                 |
| Q <sub>rr</sub>  | Reverse Recovery Charge   |         | 100                                                                  |      | nC    | $T_J = 25^{\circ}C$ di/dt = 100A/ $\mu$ s $\odot$ |
|                  |                           |         | 110                                                                  |      |       | $T_J = 125^{\circ}C$                              |
| I <sub>RRM</sub> | Reverse Recovery Current  |         | 3.7                                                                  |      | Α     | $T_J = 25^{\circ}C$                               |
| t <sub>on</sub>  | Forward Turn-On Time      | Intrins | Intrinsic turn-on time is negligible (turn-on is dominated by LS+LD) |      |       |                                                   |

#### Notes:

- ① Calculated continuous current based on maximum allowable junction ④  $I_{SD} \le 220A$ ,  $di/dt \le 1240A/\mu s$ ,  $V_{DD} \le V_{(BR)DSS}$ ,  $T_{J} \le 175^{\circ}C$ . temperature. Bond wire current limit is 240A. Note that current limitations arising from heating of the device leads may occur with some lead mounting arrangements. (Refer to AN-1140)
- ② Repetitive rating; pulse width limited by max. junction temperature.
- $\cent{3}$  Limited by  $T_{Jmax}$ , starting  $T_J = 25^{\circ}C$ , L = 0.010mH $R_G = 25\Omega$ ,  $I_{AS} = 220A$ ,  $V_{GS} = 10V$ . Part not recommended for use above this value.
- ⑤ Pulse width  $\leq 400\mu s$ ; duty cycle  $\leq 2\%$ .
- © Coss eff. (TR) is a fixed capacitance that gives the same charging time as  $C_{\text{oss}}$  while  $V_{\text{DS}}$  is rising from 0 to 80%  $V_{\text{DSS}}.$
- O Coss eff. (ER) is a fixed capacitance that gives the same energy as  $C_{oss}$  while  $V_{DS}$  is rising from 0 to 80%  $V_{DSS}$ .
- ® When mounted on 1" square PCB (FR-4 or G-10 Material). For recom mended footprint and soldering techniques refer to application note #AN-994.
- R<sub>θ,JC</sub> value shown is at time zero.



Fig 1. Typical Output Characteristics



Fig 3. Typical Transfer Characteristics



**Fig 5.** Typical Capacitance vs. Drain-to-Source Voltage www.irf.com



Fig 2. Typical Output Characteristics



Fig 4. Normalized On-Resistance vs. Temperature



Fig 6. Typical Gate Charge vs. Gate-to-Source Voltage



Fig 7. Typical Source-Drain Diode Forward Voltage



Fig 9. Maximum Drain Current vs. Case Temperature



Fig 11. Typical C<sub>OSS</sub> Stored Energy



Fig 8. Maximum Safe Operating Area



Fig 10. Drain-to-Source Breakdown Voltage



Fig 12. Maximum Avalanche Energy Vs. DrainCurrent www.irf.com



Fig 13. Maximum Effective Transient Thermal Impedance, Junction-to-Case



Fig 14. Typical Avalanche Current vs. Pulsewidth



Fig 15. Maximum Avalanche Energy vs. Temperature

## Notes on Repetitive Avalanche Curves , Figures 14, 15: (For further info, see AN-1005 at www.irf.com)

- Avalanche failures assumption:
  - Purely a thermal phenomenon and failure occurs at a temperature far in excess of  $T_{jmax}$ . This is validated for every part type.
- 2. Safe operation in Avalanche is allowed as long asT<sub>imax</sub> is not exceeded.
- 3. Equation below based on circuit and waveforms shown in Figures 22a, 22b.
- 4.  $P_{D (ave)}$  = Average power dissipation per single avalanche pulse.
- BV = Rated breakdown voltage (1.3 factor accounts for voltage increase during avalanche).
- 6. I<sub>av</sub> = Allowable avalanche current.
- 7.  $\Delta T$  = Allowable rise in junction temperature, not to exceed  $T_{jmax}$  (assumed as 25°C in Figure 14, 15).

t<sub>av =</sub> Average time in avalanche.

D = Duty cycle in avalanche =  $t_{av} \cdot f$ 

 $Z_{th,JC}(D, t_{av})$  = Transient thermal resistance, see Figures 13)

$$\begin{split} P_{D \text{ (ave)}} &= 1/2 \text{ ( } 1.3 \cdot \text{BV} \cdot \text{I}_{av} \text{)} = \Delta \text{T/ } Z_{thJC} \\ I_{av} &= 2\Delta \text{T/ [} 1.3 \cdot \text{BV} \cdot Z_{th} \text{]} \\ E_{AS \text{ (AR)}} &= P_{D \text{ (ave)}} \cdot t_{av} \end{split}$$



Fig 16. Threshold Voltage vs. Temperature



Fig. 18 - Typical Recovery Current vs. dif/dt



Fig. 17 - Typical Recovery Current vs. dif/dt



Fig. 19 - Typical Stored Charge vs. dif/dt



Fig. 20 - Typical Stored Charge vs. dif/dt



Fig 21. Peak Diode Recovery dv/dt Test Circuit for N-Channel HEXFET® Power MOSFETs



Fig 22a. Unclamped Inductive Test Circuit



Fig 23a. Switching Time Test Circuit



Fig 24a. Gate Charge Test Circuit www.irf.com



Fig 22b. Unclamped Inductive Waveforms



Fig 23b. Switching Time Waveforms



Fig 24b. Gate Charge Waveform

## D<sup>2</sup>Pak - 7 Pin Package Outline

Dimensions are shown in millimeters (inches)







| Y<br>M      |        | DIMENSIONS |      |          |           |
|-------------|--------|------------|------|----------|-----------|
| B           | MILLIM | ETERS      | INC  | HES      | N O T E S |
| B<br>O<br>L | MIN.   | MAX.       | MIN. | MAX.     | S         |
| Α           | 4.06   | 4.83       | .160 | .190     |           |
| A1          | _      | 0.254      | _    | .010     |           |
| Ь           | 0.51   | 0.99       | .020 | .036     |           |
| ь1          | 0.51   | 0.89       | .020 | .032     | 5         |
| С           | 0.38   | 0.74       | .015 | .029     |           |
| c1          | 0.38   | 0.58       | .015 | .023     | 5         |
| c2          | 1,14   | 1.65       | .045 | .065     |           |
| D           | 8.38   | 9.65       | .330 | .380     | 3         |
| D1          | 6.86   | _          | .270 |          | 4         |
| E           | 9.65   | 10.67      | .380 | .420     | 3,4       |
| E1          | 6.22   | _          | .245 |          | 4         |
| е           | 1.27   | BSC        | .050 | BSC      |           |
| Н           | 14.61  | 15.88      | .575 | .625     |           |
| L           | 1.78   | 2.79       | .070 | .110     |           |
| L1          | _      | 1.68       | -    | .066     | 4         |
| L2          | _      | 1.78       | _    | .070     |           |
| L3          | 0.25   | BSC        | .010 | .010 BSC |           |
| L4          | 4.78   | 5.28       | .188 | .208     |           |

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING AS PER ASME Y14.5M-1994
- 2. DIMENSIONS ARE SHOWN IN MILLIMETERS [INCHES].

3. DIMENSION D & E DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.127 [.005"] PER SIDE. THESE DIMENSIONS ARE MEASURED AT THE OUTMOST EXTREMES OF THE PLASTIC BODY AT DATUM H.

4. THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSION E, L1, D1 & E1.

5. DIMENSION 61 AND c1 APPLY TO BASE METAL ONLY.

- 6. DATUM A & B TO BE DETERMINED AT DATUM PLANE H.
- 7. CONTROLLING DIMENSION: INCH.
- 8. OUTLINE CONFORMS TO JEDEC OUTLINE TO-263CB.

Note: For the most current drawing please refer to IR website at http://www.irf.com/package/

## D<sup>2</sup>Pak - 7 Pin Part Marking Information

EXAMPLE: THIS IS AN IRF2804S-7P WITH LOT CODE 8024 ASSEMBLED ON WW02,2000 IN THE ASSEMBLY LINE "L"

Note: "P" in assembly line position indicates "Lead Free"



OR



### D<sup>2</sup>Pak - 7 Pin Tape and Reel

NOTES, TAPE & REEL, LABELLING:

- 1. TAPE AND REEL.
  - 1.1 REEL SIZE 13 INCH DIAMETER.
  - 1.2 EACH REEL CONTAINING 800 DEVICES.
  - 1.3 THERE SHALL BE A MINIMUM OF 42 SEALED POCKETS CONTAINED IN THE LEADER AND A MINIMUM OF 15 SEALED POCKETS IN THE TRAILER.
  - 1.4 PEL STRENGTH MUST CONFORM TO THE SPEC. NO.
  - 1.5 PART ORIENTATION SHALL BE AS SHOWN BELOW.
  - 1.6 REEL MAY CONTAIN A MAXIMUM OF TWO UNIQUE LOT CODE/DATE CODE COMBINATIONS. REWORKED REELS MAY CONTAIN A MAXIMUM OF THREE UNIQUE LOT CODE/DATE CODE COMBINATIONS. HOWEVER, THE LOT CODES AND DATE CODES WITH THEIR RESPECTIVE QUANTITIES SHALL APPEAR ON THE BAR CODE LABEL FOR THE AFFECTED REEL.
    - 4

- 2. LABELLING (REEL AND SHIPPING BAG).
  - 2.1 CUST. PART NUMBER (BAR CODE): IRFXXXXSTRL-7P
  - 2.2 CUST. PART NUMBER (TEXT CODE): IRFXXXXSTRL-7P
  - 2.3 I.R. PART NUMBER: IRFXXXXSTRL-7P
  - 2.4 QUANTITY:
  - 2.5 VENDOR CODE: IR
  - 2.6 LOT CODE:
  - 2.7 DATE CODE:



Note: For the most current drawing please refer to IR website at <a href="http://www.irf.com/package/">http://www.irf.com/package/</a>

Data and specifications subject to change without notice. This product has been designed and qualified for the Industrial market.

Qualification Standards can be found on IR's Web site.



IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105

TAC Fax: (310) 252-7903