## CS 773: Assignment-1 Task-1

## **Approach**

• Below is the code for this task:

```
// CS773: Assignment-1 Task-1
#include <stdio.h>
#include <time.h>
#define KB_BYTES 1024 // 1KiB (Kibibyte) or 1KB = 1024 bytes
void mem_access()
    int arr_len = 8192 * KB_BYTES;
   char arr[arr_len];  // array of size in multiple of 1024 bytes (1 KiB
data)
   int k;
   for ( int i = 0; i < arr_len; i++ )
        k = arr[i];
}
void mem_thrash()
   int thrash_arr_len = 8 * KB_BYTES * KB_BYTES;
   char large_arr[thrash_arr_len]; // array of large size approx. equal to
L3 cache (8 MiB)
   int j;
    for ( int i = 0; i < thrash_arr_len; i++ )</pre>
        j = large_arr[i];
}
int main()
    // execute the function mem_thrash to clear all caches
    mem_thrash();
   // clock object for timing
   clock_t start_time, end_time;
    // note the start time before executing memory access
    start_time = clock();
    // execute the function mem_access
    mem_access();
```

```
// note the end time after executing memory access
end_time = clock() - start_time;

// compute the time taken in seconds
long double exec_time = ((long double) end_time) / CLOCKS_PER_SEC;

printf("mem_access took %.9Lf seconds to execute\n", exec_time);

return 0;
}
```

- Initially, the caches are cleared or thrashed by accessing large array that is greater than the
   L3 (8 MB in my case) cache size in mem\_thrash function. This will make the processor load values from memory.
- Once the caches are cleared, we access the array of variable sizes in mem\_access function and time the execution of this function, thus it is similar to access time of array.
- The time in **micro-seconds** is reported on the output for a particular array size.
- For varying the array size, one needs to update the multiplier in mem\_access for arr\_len variable. For array size varying from 1 KB to 8 MB, the multiplier ranges from 1 to 8192.
- It was observed that by running the executable repeatedly for the same array size, the access time was varying with some range (range was different for different array sizes).
- Hence, a short Python script was written to execute the C code 1000 times with a delay of 100 ms. The average access time was computed and output on the Terminal. This access time is plotted against the array size in figure below.

## Note:

- It was asked to disable the pre-fetcher using **msr** tool and find the register and its value from the ISA manual for the processor in our laptop.
- o In my case, its **Intel i5-9300H** CPU. The ISA manual for Intel processor described to disable few pre-fetcher bits in <a href="IA32\_MISC\_ENABLE">IA32\_MISC\_ENABLE</a> register. Due to some unknown reasons, I am unable to perform write operation on the pre-fetcher bits of the register. I have posted this query at this link: <a href="https://piazza.com/class/l5kjeeswcso3v6/post/8f3">https://piazza.com/class/l5kjeeswcso3v6/post/8f3</a>.
- I continued with the Task-1 without disabling the pre-fetcher on the system.





## **Findings**

- With increasing array sizes, the instructions (LOAD, in this case) will increase and hence the access time of array elements also increases.
- Initially for smaller array sizes, the access time is few 100 micro-seconds. Access time then starts shooting up at the boundary of cache size of each level.
- This behaviour is arises since the array can't fit in the L1 cache, thus there will be L1 misses and the data will be fetched from the main memory (since caches of all levels were thrashed earlier).
- Fetching data from the main memory takes more number of cycles as compared to fetching from the caches.
- This is because the pre-fetcher speculates the pattern of accessing array and fetches data from higher level caches before the data is actually accessed.
- The plot depicting the difference in access times for adjacent array sizes is also shown.
- The output of lscpu command on the system:

L1d cache: 128 KiB
L1i cache: 128 KiB
L2 cache: 1 MiB
L3 cache: 8 MiB

- From the difference plot, the *significant* rises are observed at the below array sizes:
  - o 1st rise
    - 177.00 at 128 KB => **Measured L1D cache size = 128 KB**
  - o 2nd rise
    - 1321.00 at 1024 KB [1 MB] => **Measured L2 cache size = 1 MB**
  - o 3rd rise
    - 1329.00 at 7680 KB [ 7.5 MB ] => **Measured LLC cache size = 7.5 MB**

Thank you!