# EVB Schematics For RK3568

# RK\_EVB1\_RK3568\_DDR4P216SD6\_V1.0

#### Main Functions Introduction

- 1) PMIC: RK809-5+DiscretePower
- 2) RAM: DDR4 2x16Bit
- 3) ROM: eMMC5.1+SPI Falsh,Option Nand Flash
- 4) Support: Micro SD Card3.0
- 5) Support: 1 x USB3.0 OTG + 1 x USB3.0 HOST + 2 x USB2.0 HOST
- 6) Support: 1 x SATA3.0 Connector (7pin) + 4 pin Power Connector
- 7) Support: 1 x 2Lanes PCIe3.0 Connector (RC Mode)
- 8) Support: 1 x 4Lanes MIPI CSI Camera or 2 x 2Lanes MIPI CSI Camera
- 9) Support: Parallel CIF Connector(Option-Ext Board)
- 10) Support: 1 x HDMI2.0 TX
- 11) Support: eDP to VGA TX or 1 x 4Lanes eDP with Touch Connector(Option)
- 12) Support: 2 x 4Lanes MIPI DSI or 1 x 4Lanes MIPI DSI + 1 x LVDS with Touch Connector
- 13) Support: a/b/g/n/ac 2X2 WIFI,BT5.0
- 14) Support: 2 x 10/100/1000 Ethernet(RGMII)
- 15) Support: IR Receiver
- 16) Support: Optical S/PDIF TX
- 17) Support: Headphone output,1 x ECM MIC and Speaker out(1.3W@8ohm)
- 18) Support: Array MIC Connector(Ext Board PDM)
- 19) Support: Gyroscope+G-sensor
- 20) Support: Array Key(MENU, VOL+, VOL-, ESC), Reset, Power on/off Key
- 21) Support: 3 x UART + 2 x UART(Option)
- 22) Support: 1 x CAN FD
- 23) Support: 5 x SARADC
- 24) Support: Debug UART to USB connector and JTAG Connector



Modify Date:

### www.t-firefly.com

Page Total: 45

| <br>Title: Cover Page               |        |         |
|-------------------------------------|--------|---------|
| File: ROC-3568-PC                   |        | REV: 00 |
| Create Date: Monday, March 30, 2020 | Page 1 | Num: 1  |

Wednesday, May 19, 2021

Rockchip Confidential

3

#### Table of Content

| i abie of | Content                         |
|-----------|---------------------------------|
| Page 1    | 00.Cover Page                   |
| Page 2    | 01.Index and Notes              |
| Page 3    | 02.Revision History             |
| Page 4    | 03.Block Diagram                |
| Page 5    | 04.Power Diagram                |
| Page 6    | 05.Power Sequence/IO Domain Map |
| Page 7    | 06.UART Map                     |
| Page 8    | 07.I2C Bus Map                  |
| Page 9    | 08.USB3/PCIE30 Fun Map          |
| Page 10   | 10.RK3568_Power/GND             |
| Page 11   | 11.RK3568_DDR_PHY               |
| Page 12   | 12.RK3568_OSC/PLL/PMUIO         |
| Page 13   | 13.RK3568_Flash/SD_Controller   |
| Page 14   | 14.RK3568_USB/PCIe/SATA_PHY     |
| Page 15   | 15.RK3568_SARADC/GPIO           |
| Page 16   | 16.RK3568_VI Interface          |
| Page 17   | 17.RK3568_VO Interface_1        |
| Page 18   | 18.RK3568_VO Interface_2        |
| Page 19   | 19.RK3568_Audio Interface       |
| Page 20   | 20.Power DC IN                  |
| Page 21   | 21.Power PMIC                   |
| Page 22   | 22.Power_other                  |
| Page 23   | 23.Power_Flash Power Manage     |
| Page 24   | 25.USB2/USB3 Port               |
| Page 25   | 33.DRAM-DDR4_2x16bit_96P        |
| Page 26   | 40.Flash-eMMC Flash             |
| Page 27   | 41.Flash-Nand Flash(Option)     |
| Page 28   | 42.Flash-MicroSD Card           |
| Page 29   | 43.Flash-SPI FLASH              |
| Page 30   | 47.VI-Camera_MIPI-CSI           |
| Page 31   | 50.VO-HDMI2.0 TX                |
| Page 32   | 52.VO-LCM_MIPI-DSI_TX0/LVDS_TX0 |
| Page 33   | 54.VO-LCM_MIPI-DSI_TX1          |
| Page 34   | 56.VO-LCM_eDP(Option)           |
| Page 35   | 59.VO-VGA Output(RTD2166)       |
| Page 36   | 62.WIFI/BT-SDIO_2T2R + UART     |
| Page 37   | 67.Ethernet-GEPHY_RGMII0        |
| Page 38   | 68.Ethernet-GEPHY_RGMII1        |
| Page 39   | 70.Audio Port                   |
| Page 40   | 76.Audio-S/PDIF TX Port         |
| Page 41   | 77.Audio-MIC Array Interface    |
| Page 42   | 82.PCIE-PCIE3.0_Ślot            |
| Page 43   | 83.SATA-SATA3.0 Slot_7P         |
| Page 44   | 90.Sensor/IR Receiver           |
| Page 45   | 91.Debug UART/JTAG Port         |
| Page 46   | 92.KEY Array                    |
| Page 47   | 95.UART/CAN Port                |
| Page 48   | 97.Power Test-Current Det MCU   |
| Page 49   | 98.Power Test-ADC               |
| Page 50   | 99.Mark/Hole/Heatsink           |
| Page 51   |                                 |
| Page 52   |                                 |
| Page 53   |                                 |
|           | - 🖓                             |

# Generate Bill of Materials

#### Header:

 $Item \label{tPart} Item \label$ 

#### Combined property string:

{Item}\t{Value}\t{Description}\t{PCB Footprint}\t{Reference}\t{Quantity}\t{Option}

Description

Note

**Option** 

# **Notes**

Component parameter description

- DNP stands for component not mounted temporarily
   If Value or option is DNP, which means the area is reserved without being mounted

Please use our recommended components to avoid too many changes. For more informations about the second source, please refer to our AVL.



#### www.t-firefly.com

REV: V0.1

Page Num: 2

Title: Index and Notes

File: ROC-3568-PC

Create Date: Monday, March 30, 2020

Modify Date: Wednesday, May 19, 2021 Page Total: 45

Rockchip Confidential

Revision History Change Dsecription Version **Approved** Date 2020-09-08 V1.0 Zhangdz 1:Revision preliminary version www.t-firefly.com Firefly Title: Revision History

Rockchip Confidential

REV: V0.1

Page Num: 3

Page Total: 45

File: ROC-3568-PC

Modify Date: Wednesday, May 19, 2021

Monday, March 30, 2020

Create Date:





| CC12V_DCIN    |                |
|---------------|----------------|
| vcc3v3_sys    |                |
| vcc5v0_sys    |                |
| vcc5v0_usb    | ( <del>)</del> |
| //DDA0V9_PMU  |                |
|               |                |
| /DD_LOGIC /   |                |
| CCC3V3_PMU    |                |
| VDD_GPU       |                |
| VDD_NPU       |                |
| VCCA1V8_PMU   |                |
| VCCA_1V8      |                |
| VCC_1V8       |                |
| VCC2V5_DDR    |                |
| VDD_CPU /     |                |
| VCC_DDR       |                |
| vcc_3v3 /     |                |
| vccio_sd /    |                |
| VCC3V3_SD /   |                |
| RESETn        | /              |
| VDDA0V9_IMAGE |                |
| VCCA1V8_IMAGE |                |
| VCCIO_ACODEC  |                |

**Power Seauence** 

| Power<br>Supply | PMIC<br>Channel     | Supply<br>Limit | Power<br>Name | Time<br>Slot | Default<br>Voltage    | Default<br>ON/OFF | Sleep<br>ON/OFF | Peak<br>Current | Sleep<br>Current |
|-----------------|---------------------|-----------------|---------------|--------------|-----------------------|-------------------|-----------------|-----------------|------------------|
| VCC3V3_SYS      | RK809_BUCK1         | 2.5A            | VDD_LOGIC     | Slot:1       | 0.9V                  | ON                | OFF             | TBD             | TBD              |
| VCC3V3_SYS      | RK809_BUCK2         | 2.5A            | VDD_GPU       | Slot:2       | 0.9V                  | ON                | OFF             | TBD             | TBD              |
| VCC3V3_SYS      | RK809_BUCK3         | 1.5A            | VCC_DDR       | Slot:3       | <b>ADJ</b><br>FB=0.8V | ON                | ON              | TBD             | TBD              |
| VCC3V3_SYS      | RK809_BUCK4         | 1.5A            | VDD_NPU       | N/A          | 0.9V                  | OFF               | OFF             | TBD             | TBD              |
|                 | RK809_LD01          | 0.4A            | VDDA0V9_IMAGE | N/A          | 0.9V                  | OFF               | OFF             | TBD             | TBD              |
| VCC3V3_SYS      | RK809_LD02          | 0.4A            | VDDA_0V9      | Slot:1       | 0.9V                  | ON                | OFF             | TBD             | TBD              |
| ŀ               | RK809_LD03          | 0.1A            | VDDA0V9_PMU   | Slot:1       | 0.9V                  | ON                | ON              | TBD             | TBD              |
|                 | RK809_LD04          | 0.4A            | VCCIO_ACODEC  | N/A          | 3.3V                  | OFF               | OFF             | TBD             | TBD              |
| VCC3V3_SYS      | RK809_LD05          | 0.4A            | VCCIO_SD      | Slot:4       | 3.3V                  | ON                | OFF             | TBD             | TBD              |
| ŀ               | RK809_LD06          | 0.4A            | VCC3V3_PMU    | Slot:2       | 3.3V                  | ON                | ON              | TBD             | TBD              |
|                 | RK809_LD07          | 0.4A            | VCCA_1V8      | Slot:2       | 1.8V                  | ON                | OFF             | TBD             | TBD              |
| VCC3V3_SYS      | RK809_LD08          | 0.4A            | VCCA1V8_PMU   | Slot:2       | 1.8V                  | ON                | ON              | TBD             | TBD              |
| ļ l             | RK809_LD09          | 0.4A            | VCCA1V8_IMAGE | N/A          | 1.8V                  | OFF               | OFF             | TBD             | TBD              |
| VCC3V3_SYS      | RK809_SW2           | 2.1A            | VCC3V3_SD     | Slot:4       | 3.3V                  | ON                | OFF             | TBD             | TBD              |
| VCC3V3 SYS      | RK809_SW1<br>90mohm | 2.1A            | VCC_3V3       | Slot:4       | 3.3V                  | ON                | OFF             | TBD             | TBD              |
| VCC3V3_S7S      | RK809_BUCK5         | 2.5A            | VCC_1V8       | Slot:2       | 1.8V                  | ON                | OFF             | TBD             | TBD              |
|                 | RK809_RESETn        |                 | 7             | Slot:4+5     |                       |                   |                 |                 |                  |
| VCC12V_DCIN     | EXT BUCK            | 3.0A            | VCC3V3_SYS    | Slot:0       | 3.3V                  | ON                | ON              | TBD             | TBD              |
| VCC12V_DCIN     | EXT BUCK            | 3.0A            | VCC5VO_SYS    | Slot:0       | 5.0V                  | ON                | OFF             | TBD             | TBD              |
| VCC5V0_SYS      | EXT BUCK            | 6.0A            | VDD_CPU       | Slot:2A      | 1.025V                | ON                | OFF             | TBD             | TBD              |
| VCC3V3_SYS      | EXT LDO             | 0.3A            | VCC2V5_DDR    | Slot:2A      | 2.5V                  | ON                | ON              | TBD             | TBD              |
|                 |                     |                 |               |              |                       |                   |                 |                 |                  |

## IO Power Domain Map Updates must be Revision accordingly!

| 10            | Pin Num            | Suppo<br>IO Vo |          | Actual assigne<br>IO Domain Vo | ed<br>Itage     |         | Notes                                                                                      |
|---------------|--------------------|----------------|----------|--------------------------------|-----------------|---------|--------------------------------------------------------------------------------------------|
| Domain        | riii Nuiii         | 3.3V           | 1.8V     | Supply Power<br>Net Name       | Power<br>Source | Voltage | Notes                                                                                      |
| PMUIO1        | Pin Y20            | <b>/</b>       | ×        | VCC3V3_PMU                     | VCC3V3_PMU      | 3.3V    | Ca                                                                                         |
| PMUIO2        | Pin W19            | >              | <b>/</b> | VCC3V3_PMU                     | VCC3V3_PMU      | 3.3V    | 7/02                                                                                       |
| VCCIO1        | Pin H17            | <b>/</b>       | <b>/</b> | VCCIO_ACODEC                   | VCCIO_ACODEC    | 3.3V    | -22                                                                                        |
| VCCIO2        | Pin H18            | <b>/</b>       | <b>/</b> | VCCIO_FLASH                    | VCC_1V8         | 1.8V    | PIN "FLASH_VOL_SEL" must be logic High if VCCIO_FLASH=3.3V,FLASH_VOL_SEL must be logic low |
| <i>vcс103</i> | Pin L22            | <b>\</b>       | <b>/</b> | VCCIO_SD                       | VCCIO_SD        | 3.3V    |                                                                                            |
| VCCIO4        | Pin J21            | >              | <b>/</b> | VCCIO4                         | VCC_1V8         | 1.8V    |                                                                                            |
| VCCIO5        | Pin V10<br>Pin V11 | <b>/</b>       | <b>/</b> | VCCIO5                         | VCC_3V3         | 3.3V    |                                                                                            |
| VCCIO6        | Pin R9<br>Pin U9   | <b>\</b>       | <b>/</b> | VCCIO6                         | VCC_1V8         | 1.8V    |                                                                                            |
| VCCI07        | Pin V12            | <b>✓</b>       | <b>/</b> | VCCIO7                         | VCC_3V3         | 3.3V    |                                                                                            |

www.t-firefly.com Firefly

Title: Power Sequence/IO Domain Map File: ROC-3568-PC

Create Date: Monday, March 30, 2020

Page Num: 6 Modify Date: Wednesday, May 19, 2021 Page Total: 45

Rockchip Confidential









#### **USB3.0 HOST1**



### PCIe3.0 PHY

| Option1             | PCIe3.0<br>x2Lane      | PCIE30_REFCLK<br>(RC/EP:input) | PCIE30_TX0 PCIE30_RX0 PCIE30_TX1 PCIE30_RX1 | PCIE30X2_CLKREQn<br>PCIE30X2_WAKEn<br>PCIE30X2_PERSTn<br>PCIE30X2_BUTTONRSTn | RC or EP |
|---------------------|------------------------|--------------------------------|---------------------------------------------|------------------------------------------------------------------------------|----------|
| Option2             | PCIe3.0<br>x1Lane      | PCIE30_REFCLK<br>(RC:input)    | PCIE30_TX0<br>PCIE30_RX0                    | PCIE30X2 CLKREOn<br>PCIE30X2 WAKEn<br>PCIE30X2 PERSTN<br>PCIE30X2 BUTTONRSTn | Only RC  |
| <i>y</i> - <i>p</i> | +<br>PCIe3.0<br>x1Lane |                                | PCIE30_TX1<br>PCIE30_RX1                    | PCIE30X1_CLKREOn<br>PCIE30X1_WAKEn<br>PCIE30X1_PERSTn<br>PCIE30X1_BUTTONRSTn | Only RC  |

#### PCIe3.0 REFCLK



#### PCIe2.0 PHY

| MULTI_ | PCIe2 |
|--------|-------|
| PHY2   | x1Lan |

2.0 e

PCIE20 REFCLK (RC:output)

PCIE20\_TX PCIE20 RX

PCIE20\_CLKREQn PCIE20\_WAKEn PCIE20 PERSTn PCIE20 BUTTONRSTn

Only RC

#### PCIe2.0 REFCLK

PCIe Con RK3568

**ROCKCHIP RK3568** UBUNTU NOTEBOOK

Rockchip Confidential



#### RK3568 F (DDR PHY) DDR4 DDR3 LPDDR3 DDR4 LPDDR4 DDR3 LPDDR3 DDR\_DQ0\_A DDR DOL A LPDDR4 DQ0 A / DDR3 DQ0 / LPDDR3 DQ15 LPDDR4 CLKP B LPDDR4 DQ1 LPDDR4 DQ2 LPDDR4 DQ3 DDR DQ4 A LPDDR4 DQ4 LPDDR4 DO5 LPDDR4 A5 B LPDDR4\_DQ7\_A DDR DMO A LPDDR4\_DM0\_A <<-/ LPDDR4 DM0 A / DDR3 DM0 / LPDDR3 DM1 DDR\_DQSOP\_A TPDDR4 ODT0 CA / DDR3\_A6 AC9 AC10 AC11 LPDDR4\_DQSOP\_A LPDDR4\_DQSON\_A LPDDR4 CKEO B R DQSOP A / DDR4 DQSL P A LPDDR4 CLKN B / LPDDR4 DQS0P A / DDR3 DQS0P / LPDDR3 DQS1P SLPDDR4 A0 A DDR\_DQ8\_A LPDDR4 A3 A / DDR3 BA2 LPDDR4 DQ9 A AC13 AC14 LPDDR4 A0 B ODR DQ10 A LPDDR4 A4 A LPDDR4\_DQ10 AC15 LPDDR4 DO11 DDR\_DQ12\_A NT.PDDP4 as a T.PDDP4 DO13 AC17 LPDDR4\_DQ15\_A SLPDDR4 A2 B DDR\_DM1\_A LPDDR4\_DM1\_A <<-/ LPDDR4 DM1 A / DDR3 DM1 / LPDDR3 DM3 DR DM1 A / DDR4 DMU A DDR\_DQS1P\_A DDR4\_BG0 DDR4\_BG1 DDR4\_CKE LPDDR4 ODT1 C LPDDR4\_DQS1P\_A SLPDDR4 DQS1N A R DOS1P A / DDR4 DQSU\_P A / LPDDR4 DQS1P A / DDR3 DQS1P / LPDDR3 DQS3P ->>LPDDR4 CKEO A DDR4 CLKP LPDDR4\_DQ0\_B DDR DQ1 B LPDDR4 DQ1 B LPDDR4 DQ2 B LPDDR4 DQ4 B LPDDR4 DQ5 B LPDDR4 DQ6 B LPDDR4 DQ7 B AC26 AC27 SLPDDR4 CS1n F DDR DOS B LPDDR4 CS0n E DDR4\_RESETN / DDR3\_RESETn ->>LPDDR4\_RESETn / AC2 DDR\_DM0\_B DDR4\_DM0\_B <<-/ LPDDR4\_DM0\_B / DDR3\_DM2 / LPDDR3\_DM0 DR DMO B / DDR4 DMU B For DDR4/DDR3/LPDDR3 mode, a 120 ohm +/-1% tolerance external resistor must be connected between the DDR\_RZQ pin and VSS pin DDR\_DQS0P\_B LPDDR4\_DQS0P\_B LPDDR4\_DQS0N\_B R DOSOP B / DDR4 DOSU P B / LPDDR4 DOSON B / DDR3 DOSON / LPDDR3 DOSON DDR DQSON B R1100 1 2 120R/1% 1% OVCC\_DDR DDR RZ DDR\_DQ8\_B For LPDDR4/LPDDR4x mode, a 120 ohm +/-1% tolerance external resistor must be connected between the DBR RZO pin and DDRPHY\_VDDQ pin LPDDR4\_DQ8\_B LPDDR4\_DQ9\_B LPDDR4\_DQ10\_B DDR\_DQ9\_B DDR\_DQ11\_B DDR VREFOU T.PDDR4 DO11 R LPDDR4 DQ12 B DDR\_DQ13\_B LPDDR4\_DQ13 B LPDDR4/LPDDR4x VCC\_DDR LPDDR4\_DQ14\_B DDR3L DDR\_DM1\_B DDR3 =1.5V DDR4 =1.2V LPDDR3 =1.2V LPDDR4\_DM1\_B </-/ LPDDR4 DM1 B / DDR3 DM3 / LPDDR3 DM2 DDRPHY VDD / DDR4 DML B DDRPHY VDDQ C1102 4.7uF LPDDR4\_DQS1P\_B LPDDR4\_DQS1N\_B / LPDDR4 DQS1P B / DDR3 DQS3P / LPDDR3 DQS2P DDRPHY VDD LPDDR4 =1.1V 100nF 100nF 4.7uF 10uF DDRPHY\_VDDQ DDRPHY VDD DDRPHY\_VDDQ DDRPHY\_VDDQ DDR3L =1.35V DDR3 =1.5V DDR4 =1.2V LPDDR3 =1.2V LPDDR4 =1.1V VCC0V6 DDR DDRPHY VDDOL DDRPHY VDDQI DDRPHY VDDOI LPDDR4x =0.6V DR ECC DM / DDR4 ECC DM DDR3\_ECC\_DM DDRPHY VDDQL C1105 C1106 C1107 4.7uF Except DDR3, other DQ sequences can not be swap 100nF DOS P DDR4 ECC\_DQS P / DDR3 ECC DQS P DDR\_AVS C0201 C0402 C0402 C0402 Caps should be placed under the U1000 package www.t-firefly.com Firefly Title: RK3568\_DDR PHY REV: V0.1 File: ROC-3568-PC Rockchip Confidential Create Date: Monday, March 30, 2020 Page Num: 11 Modify Date: Wednesday, May 19, 2021 Page Total: 45





#### RK3568 U(USB3.0/SATA/QSGMII/PCIe2.0 x1) RK3568\_V(USB2.0 HOST) 90 Ohm ± 10 % USB3.0 USB2.0 HOST USB3\_OTG0\_D USB3\_OTG0\_D OTGO HS/FS/LS 90 Ohm ± 10 % USB3 OTG0 VBUSDET USB3 OTG0 VBUSDET (USB Download) TP5903 TP 0.5 C1400 100nF 90 Ohm ± 10 % 90 Ohm ± 10 % USB2 HOST3 D USB3.0 C0402 HOST1 HS/FS/LS VDDA 0V9 USB2 AVDD 0V9 USB3.0 0.1R/14% USB3 AVDD OV R1401 1 2 0.1R/1%% USB3 AVDD 1V8 VCCA 1V8 OTG0/HOST1 HS/FS/LS VCCA 1V8 USB3 AVDD 1V USB2\_AVDD\_1V8 VCC 3V3 USB3 AVDI MULTI PHY0/1/2 10V C0201 C1404 100nF C1405 100nF USB3.0 OTG0\_SS and SATA0 Mux C0201 C0201 90 Ohm ± 10 % OTGO SSTXN/SATAO TX 90 Ohm ± 10 % B3 OTGO SSRXP/SATAO RXP JSB3\_OTG0\_SSRXE/SATA0\_RXE USB3\_OTG0\_SSRXN RK3568\_W(PCIe3.0 x2) USB3.0 HOST1 SS and SATA1 and OSCMII MO Mux 90 Ohm ± 10 % SUSB3 HOST1 SSTXP USB3\_HOST1\_SSTXP/SATA1\_TXP/QSGMII\_TXP\_M USB3\_HOST1\_SSTXN/SATA1\_TXN/QSGMII\_TXN\_M SUSB3\_HOST1\_SSTXN 90 Ohm ± 10 % USB3\_HOST1\_SSRXP/SATA1\_RXP/QSGMII\_RXP\_MUUSB3\_HOST1\_SSRXN/SATA1\_RXN/QSGMII\_RXN\_MU PCIe3.0 x 2 USB3\_HOST1\_SSRXN 85 Ohm ± 10 % PCIE30\_TX0P PCIE30\_TX01 PCIe2.0 and SATA2 85 Ohm ± 10 % PCIE30\_TX1P PCIE30\_TX1N PCIE30\_TX11 PCIE30\_TX11 and OSGMII M1 Mux 100 Ohm ± 10 % PCIE30\_RX0P PCIE30\_RX0N 85 Ohm ± 10 % PCIE20 TXP/SATA2 TXP/QSGMII TXP M PCIE30 RX01 PCIE20 TXN/SATA2 TXN/QSGMII TXN M PCIE30 RX01 100 Ohm ± 10 % 85 Ohm ± 10 % //PCTE30 RX1P PCIE20\_RXP/SATA2\_RXP/QSGMII\_RXP\_M PCIE20\_RXN/SATA2\_RXN/QSGMII\_RXN\_M PCIE30\_RX1 PCIE30 RX11 100 Ohm ± 10 % 100 Ohm ± 10 % PCIE30\_REFCLKP\_I PCIE30\_REFCLKN\_I SPCIE20 REFCLKN PCIE30 REFCLEN I TP1400 TP\_0.5 TP1401 TP\_0.5 MULTI PHY MULTI PHYO REFCLK PCIE30 RESRE REFCLK MULTI PHYO REFCLK MULTI\_PHY1\_REFCLKE MULTI\_PHY1\_REFCLKE TP1403 PCIE30 AVDD 0V9 MULTI PHY AVDD 0V9 2 0.05R/1% PCIE30 AVDD 1V8 MULTI\_PHY\_AVDD\_0V9\_3 MULTI\_PHY\_AVDD\_0V9\_3 PCIE30\_AVDD\_1V MULTI\_PHY\_AVDD\_1V8 2 0.05R/18 R0402 MULTI\_PHY\_AVDD\_1V RK3568-Socket BGA636 65Rx65Rx45R3 S C1408 C1409 C1410 RK3568-Socket BGA636\_65Rx65Rx45R3\_S www.t-firefly.com Caps of between dashed green lines and U1000 Firefly should be placed under the U1000 package. Other caps should be placed close to the U1000 package Title: RK3568\_USB/PCIe/SATA PHY File: ROC-3568-PC Rockchip Confidential Create Date: Monday, March 30, 2020 Page Num: 14 Modify Date: Wednesday, May 19, 2021 Page Total: 45





REV: V0.1

### RK3568\_R (MIPI\_DSI\_TX0/LVDS\_TX0)



### RK3568 S(MIPI\_DSI\_TX1)



### RK3568\_T(eDP TX)



Caps of between dashed green lines and U1000 should be placed under the U1000 package. Other caps should be placed close to the U1000 package

Rockchip Confidential

### RK3568\_Q(HDMI2.0 TX)

#### **HDMI TMDS trace** 100 Ohm ± 10 %



#### www.t-firefly.com Firefly

Title: RK3568\_VO Interface\_1

File: ROC-3568-PC

Create Date: Monday, March 30, 2020 Page Num: 17 Modify Date: Wednesday, May 19, 2021

Page Total: 45

REV: V0.1



Rockchip Confidential

**REV: V0.1** 

Page Num: 18

Page Total: 45

ROC-3568-PC

Modify Date:

Wednesday, May 06, 2020

Wednesday, May 19, 2021





















































