#### C-S<sup>2</sup>QED Gap-Free Verification of Processor Cores

Presentation · October 2020

CITATIONS

0

READS

128

2 authors:

Keerthikumara Devarajegowda
Siemens EDA
32 PUBLICATIONS

SEE PROFILE

Mohammad Rahmani Fadiheh
RPTU - Rheinland-Pfälzische Technische Universität Kaiserslautern Landau
12 PUBLICATIONS

SEE PROFILE

SEE PROFILE

# C-S<sup>2</sup>QED Gap-Free Verification of **Processor Cores**

Keerthi Devarajegowda and Mohammad R. Fadiheh









#### Collaborators

Infineon Technologies, TU Kaiserslautern, Stanford University







#### Outline

- Motivation
- Processor Bugs
- Processor Verification by C-S<sup>2</sup>QED
- Experimental Results
- Demo
- Conclusion





#### Pre-Silicon Verification

- Very few "real" innovations over past decade
  - Race against time & complexity

- Product features limited by verification
  - Existing techniques not sustainable





#### Pre-Silicon Verification

- Very few "real" innovations over past decade
  - Race against time & complexity

- Product features limited by verification
  - Existing techniques not sustainable





#### Processor Verification (is hard)

- Highly complex microarchitectural optimizations
- Consumes ≥70% of design cycle
- Requires in-depth microarchitecture knowledge
- Requires high verification expertise
- Simulation inadequate





## Processor Verification (anecdote)

#### Industrial microcontroller

- 60 instructions, 1.8k flipflops
- Highly optimized microarchitecture
- Safety critical applications



3D camera

**Airbag** 



**Pressure Monitor** 

#### Processor Verification (anecdote)

#### Industrial microcontroller

- 60 instructions, 1.8k flipflops
- Highly optimized microarchitecture
- Safety critical applications





3D camera

**Airbag** 

| Method                        | Effort          |                  |
|-------------------------------|-----------------|------------------|
|                               | Initial RTL     | Updated RTL      |
| Directed simulation           | 5 person month  | 1-3 person month |
| Constrained random simulation | 12 person month | 3-6 person month |
| Formal verification           | 5 person month  | 1 person month   |



**Pressure Monitor** 

#### Processor Verification (anecdote)

#### Industrial microcontroller

- 60 instructions, 1.8k flipflops
- Highly optimized microarchitecture
- Safety critical applications





3D camera

**Airbag** 

# We need new methods for Pre-Silicon Verification!

# we propose, Complete S<sup>2</sup>QED (C-S<sup>2</sup>QED)

#### A gap-free processor verification method

- Highly automated formal verification technique
- Extends S<sup>2</sup>QED to satisfy completeness criterion[Bormann05,Nguyen08,Fadiheh18]
- Detects all functional bugs during pre-silicon verification
- Simplifies the property set
- Requires low manual effort and low formal expertise

[Bormann05] "Method for determining the quality of a set of properties", EP1764715, 09 2005 [Nguyen08] "Unbounded Protocol Compliance Verification Using Interval Property Checking With Invariants", TCAD, 2008

[Fadiheh18] "Symbolic Quick Error Detection using Symbolic Initial State for Pre-silicon Verification," DATE 2018

- Single-instruction bugs
- Multiple-instruction bugs





- Single-instruction bugs
- Multiple-instruction bugs





- Single-instruction bugs
- Multiple-instruction bugs

- Bug occurs always, due to wrong branch control for BNE
- Program context is irrelevant for single-instruction bugs





- Single-instruction bugs
- Multiple-instruction bugs

```
Example program: LW R4, R3, \#1 // bug activation – step 1

ADD R2, R3, R4 // bug occurs – wrong forwarding of R4

NOP // bug not activated

NOP // bug not activated

ADD R2, R3, R4 // ADD executed without error
```





- Single-instruction bugs
- Multiple-instruction bugs

- Bug occurs due to errors in the hazard detection unit
- Program context is relevant for multiple-instruction bugs





#### Processor Bugs: Observation

A single-instruction bug consists of:

```
Example program: 
... // assume [R1] = 0xFFFF; [R2] = 1

BNE R1, R2, #20 // [R1] \neq [R2]? PC=PC+20 : PC=PC+4
```

- An instruction that activates the bug
- The same instruction propagating the bug into program-visible registers





#### Processor Bugs: Observation

- A single-instruction bug consists of:
  - An instruction that activates the bug

- The same instruction propagating the bug into program-visible registers
- A multiple-instruction bug consists of:
  - A sequence of instructions activating the bug

```
Example program:

LW R4, R3, #1

ADD R2, R3, R4

NOP

// bug occurs – wrong forwarding of R4

// bug not activated

// bug not activated

// bug not activated

// ADD R2, R3, R4

// ADD executed without error
```

One instruction propagating the bug into program-visible registers







- Consider a pipelined processor core
- Two identical instances CPU¹ and CPU² executing in parallel
- At  $t_{if}$ , both CPUs fetch the bug-exposing instruction (IUV)
- They start in different starting states  $s_t^1$  and  $s_t^2$









- $s_t^1$  is a flushed-pipeline state
- $s_t^2$  is symbolic (unconstrained)







- $s_t^1$  is a flushed-pipeline state
- $s_t^2$  is symbolic (unconstrained)







- •••  $s_t^1$  is a flushed-pipeline state
  - $s_t^2$  is symbolic (unconstrained)

```
assume:  \begin{array}{ll} \textit{at } t_{if} : \ \textit{cpu1\_fetched\_instr()} = \textit{cpu2\_fetched\_instr()}; \\ \textit{at } t_{if} : \ \textit{cpu1\_state} = \textit{flushed\_pipeline()}; \\ \textit{at } t_{id} : \ \textit{instr\_register\_type()}; \end{array}
```







The two instances are unrolled for a time window as large as the execution time of an instruction.

```
assume:  \begin{array}{ll} \textit{at } t_{if} : \ \textit{cpu1\_fetched\_instr()} = \textit{cpu2\_fetched\_instr()}; \\ \textit{at } t_{if} : \ \textit{cpu1\_state} = \textit{flushed\_pipeline()}; \\ \textit{at } t_{id} : \ \textit{instr\_register\_type()}; \end{array}
```







Example, for a 5-stage pipeline processor







between[ $t_{if}$ ,  $t_{wb} + 1$ ]:

- CPU<sup>1</sup> fetches only NOPs
- CPU<sup>2</sup> fetches arbitrary instructions







Let's consider the CPU1 instance







- @t<sub>id</sub>: src/dest registers, immediate value, operations to be performed are decoded
- $@t_{wh}$ : results of the IUV are written to the register file
- $@t_{wh} + 1$ : results are visible in the register file







- at  $t_{if}$ ,  $CPU^1$  is in a flushed pipeline state  $s_t^1$
- i.e., **IUV** has no dependency on any other instruction









 The macros can be automatically generated from an executable ISA model



- For detecting "multiple-instruction bugs", create a scenario such that
  - CPU<sup>2</sup> instance gets the same operand values as CPU<sup>1</sup>
  - not necessarily from the register file (e.g., from forwarding unit)







- The results of the IUV are visible in the register file at  $t_{wb} + 1$
- The results of the instruction preceding the IUV are visible at  $t_{wb}$







- The results of the IUV are visible in the register file at  $t_{wb} + 1$
- The results of the instruction preceding the IUV are visible at  $t_{wb}$
- Assume that  $CPU^1$  and  $CPU^2$  instances are consistent at  $t_{wh}$







• The register files  $R_{CPU^1}$  and  $R_{CPU^2}$  are consistent with each other, if

consistent\_registers() := 
$$\bigwedge_{i=0}^{N-1} \left( R_{CPU^1}^i = R_{CPU^2}^i \right)$$







```
assume:  \begin{array}{ll} \text{at } t_{if} \colon \text{cpul\_fetched\_instr()} = \text{cpu2\_fetched\_instr()}; \\ \text{at } t_{if} \colon \text{cpul\_state} = \text{flushed\_pipeline()}; \\ \text{at } t_{id} \colon \text{instr\_register\_type()}; \\ \text{at } t_{wb} \colon \text{consistent\_registers()}; \\ \end{array}
```



- At  $t_{wb} + 1$ , results of IUV are visible in register file
- In a bug-free processor, IUV execution must lead to
  - both instances having consistent registers







```
assume:
        at t<sub>if</sub>: cpu1_fetched_instr() = cpu2_fetched_instr();
        at t<sub>if</sub>: cpu1_state = flushed_pipeline();
        at t<sub>id</sub>: instr_register_type();
        at twh: consistent_registers();
prove:
        at t_{wb} + 1: cpu1\_reg(wr\_addr@t_{id}) = exp\_value(funct@t_{id}, src1\_addr@t_{id}, src2\_addr@t_{id});
        at t_{wh} + 1: consistent registers();
```

Effectiveness and feasibility of C-S<sup>2</sup>QED is shown by verifying:

• RISC-V processor, 5-stage pipeline, RV32ICMXZicsr





Effectiveness and feasibility of C-S<sup>2</sup>QED is shown by verifying:

• RISC-V processor, 5-stage pipeline, RV32ICMXZicsr



SYSTEMS INITIATIVE

|                                               | C-IPC          |
|-----------------------------------------------|----------------|
| Detect single-instruction bug                 | Yes            |
| Detect multiple-instruction bug               | Yes            |
| Effort for base instruction set               | 16 person days |
| Effort for new extension                      | 5 person days  |
| Runtime with bugs                             | <30 s          |
| Counterexample length [min, max] instructions | [1, 5]         |

 The core was initially verified with traditional property checking approach





|                                               | C-IPC          | C-S <sup>2</sup> QED |
|-----------------------------------------------|----------------|----------------------|
| Detect single-instruction bug                 | Yes            | Yes                  |
| Detect multiple-instruction bug               | Yes            | Yes                  |
| Effort for base instruction set               | 16 person days | 5 person days        |
| Effort for new extension                      | 5 person days  | 1 person days        |
| Runtime with bugs                             | <30 s          | <30 s                |
| Counterexample length [min, max] instructions | [1, 5]         | [1, 5]               |





|                                               | C-IPC          | C-S <sup>2</sup> QED |
|-----------------------------------------------|----------------|----------------------|
| Detect single-instruction bug                 | Yes            | Yes                  |
| Detect multiple-instruction bug               | Yes            | Yes                  |
| Effort for base instruction set               | 16 person days | 5 person days        |
| Effort for new extension                      | 5 person days  | 1 person days        |
| Runtime with bugs                             | <30 s          | <30 s                |
| Counterexample length [min, max] instructions | [1, 5]         | [1, 5]               |

- C-S<sup>2</sup>QED detected 3
   new performance
   bugs that were not
   detected previously
- Performance bug is a type of multiple-instruction bug, which causes unnecessary stalling of the pipeline 2020



# **DEMO**





#### C-S<sup>2</sup>QED

- Highly automated, gap-free processor verification technique
- Detects all functional processor bugs
- Verification Engg. is freed from developing complex properties
  - C-S<sup>2</sup>QED requires only little expertise in formal verification
  - C-S<sup>2</sup>QED incurs low manual effort





# Thank You! Questions?



