# **NVP1914**

4-CH 960H Video Decoders and Audio Codecs with Video Encoder



Information contained here is subject to change without notice. Make sure to check and use an updated version of the Data sheet.

www.nextchip.com

2012.11. 27

**REV 0.0** 



# **Revision History**

| VERSION | DATE       | DESCRIPTION     | NOTE |
|---------|------------|-----------------|------|
| REV 0.0 | 2012-11-27 | - Initial Draft |      |
|         |            |                 |      |

# **Contact Information**

Homepage : <u>www.nextchip.com</u>
E-mail : <u>sales@nextchip.com</u>

Phone : +82-2-3460-4700, Gideon, Park

# 4 CH 960H Video Decoders and Audio Codecs with Video Encoder

**NVP1914** includes 4-Channel 720H/960H Video Decoders and 5-Channel Audio Codecs with 720H/960H Video Encoder. 4-Channel 720H/960H Video Decoder delivers high quality images. It accepts separate 4 CVBS inputs from Camera, TV, DVD and the other video signal sources. It digitizes and decodes NTSC/PAL video signal into digital video components which represents 8-bit BT.1302 4:2:2 format with 36MHz or 72MHz/144MHz multiplexed. **NVP1914** includes Clock PLL, so 72/144MHz time multiplexed function available.

**720H/960H Video Encoder** plays the roles of converting the 8bit BT.656/BT.1302 format data into CVBS or S-Video in 10bit resolution. And there is 2 Channel DAC which is fed from the above Video Encoder.

**5-Channel Audio Codec** is 4-Channel Voice/1-Channel Mic PCM Codec which handles voice band signals(300Hz~3400Hz) with 8bit/16bit linear PCM, 8bit G.711(u-law, A-law) PCM. Built-in audio controller can generate digital outputs for recording/mixing and accepts digital input for playback.

**4-Channel Coaxial Communication Protocol** communicates between controller(DVR) and camera on the video signal through coaxial cable.

## **Features**

#### ■ Video Decoder

- -. 4-Ch Video Decoder which accepts 4-CVBS
- -. Output in BT.656/BT1302 4:2:2 format with 27/36/54/72/108/144MHz
- -. Each Video Output Port 720H/960H Selectable
- -. On Chip Analog CLAMP/PGA and Anti-aliasing Filter
- -. Accepts NTSC-M/J/4.43, PAL-B/D/G/H/I/K/L/M/N/60
- -. Robust Sync detection for weak, non-standard signals
- -. High-performance 3H/5H 2D adaptive comb filter and Notch Filter
- -. Programmable H/V Peaking filter for Luminance
- -. CTI (Chrominance Transient Improvement)
- -. Color compensation for PAL
- -. IF compensation filter
- -. Robust No-video detection
- -. Programmable Brightness, Contrast, Saturation and Hue
- -. Programmable Picture Quality Control
- -. Black/White Detection



#### Audio Codec

- -. 4-Ch Voice / 1-Ch Mic Record, 1-Ch Playback
- -. 10bit pipe-line ADC / ∆∑ DAC
- -. Input / Output Analog Gain Control
- -. Linear PCM (8bit/16bit, 8K/16K/32K)
- -. G.711 a-law/u-law (8bits, 8K/16K/32K)
- -. Input Mixing, Digital Volume, Mute Detection
- -. SSP/DSP/I2S Interface (Master/Slave mode)
- -. Cascade mode (up to 2 cascade support)
  - ➤ 16Channel recording (with 4channel mic recording), mixing output, playback

#### Video Encoder

- -. Support NTSC/PAL 960H/720H Encoding
- -. BT.656 / BT.1302 Input
- -. 2 Analog Outputs
  - 2 \* 10bit DAC for generating 2 \* CVBS or S-Video(Y/C)
- -. Support Internal Pattern (ColorBar/MultiBurst) Generator

#### MISC

- -. Built in Clock PLL
- -. Single 27M Crystal for 720H/960H all video standards
- -. Built in 4-Ch Motion/Black/White Detector
- -. Motion information at VBI region
- -. Support Coaxial Protocols up to 5C-2V(Coaxial Cable) 200M.
- -. Support Each Channel MPP Pin and IRQ Pin
- -. Support 4 Video Output Clocks
- -. Support I2C serial Interface
- -. 1.2V / 1.8V / 3.3V Supply Voltage
- -. 128 LQFP, 14X14, 0.4p

#### Application

-. Video Security System

#### Ordering Information

| Device  | Package | Temperature Range |  |
|---------|---------|-------------------|--|
| NVP1914 | 128LQFP | 0 ~ 70℃           |  |

#### Related Products

- -. NVC1600
- -. NVC1700
- -. NVS3260
- -. HI3515/20/31



# **Functional Block Diagram**



# **Contents**

| 1. Pin Information                                                        | _   |
|---------------------------------------------------------------------------|-----|
| 1.1 Pin Assignments                                                       | 6   |
| 1.2 Pin Description                                                       | 7   |
|                                                                           |     |
| 2. Video Decoder                                                          | 9   |
| 2.1. Functional Overview                                                  |     |
| 2.2. Video Input Formats                                                  |     |
| 2.3. Analog Front End (CLAMP, PGA, Anti-aliasing Filter)                  |     |
| 2.4. Genlock (Robust Sync Detection, Robust No-Video Detection)           |     |
| 2.5. Y/C separation (3H/5H Adaptive Comb Filter)                          |     |
| 2.6. Luma Processing                                                      | 13  |
| 2.7. Chroma Processing                                                    | 13  |
| 2.8. Data Output Pin Order Control                                        |     |
| 2.9. Output Format                                                        |     |
| 2.10. Output Mode                                                         |     |
| 2.10.1 36MHz 720H/960H 1-CH D1 Data Output Mode                           | 16  |
| 2.10.2 72MHz 720H/960H 2-Ch D1 Data Output Mode                           |     |
| 2.10.3. 144MHz 720H/960H 4-Ch D1 Data Output Mode                         |     |
| 2.10.4. 36MHz 2-Ch CIF Data Output Mode                                   |     |
| 2.10.5. 72MHz 4-Ch CIF Data Output Mode                                   |     |
| 2.10.5. 72 Wil 12 4-Cit Cit Data Output Wode                              | 22  |
| 2.11. WOULDIT Detector                                                    | 23  |
|                                                                           |     |
| 3. Audio Codec                                                            | 25  |
| 3.1. Description                                                          | 25  |
| 3.2. Record Output                                                        |     |
| 3.2.1 Data Output Interface                                               |     |
| 3.2.2. 2/4/8/16-Channel Data Output(256 fs)                               |     |
| 3.2.3. 2/4/8/16-Channel Voice Data Output with 4-Channel Mic Data(320 fs) |     |
| 3.2.4. ADATA_SP Output                                                    |     |
| 3.3. Playback Output                                                      |     |
| 3.4. Audio Detection                                                      | 31  |
| 3.5. Cascade Operation                                                    | 32  |
|                                                                           |     |
| 4. Video Encoder                                                          | 33  |
| 4.1. Video Encoder Function Description                                   | 33  |
| 4.2. Video Encoder Function Description                                   | 33  |
| 4.3. Pre-Processing                                                       | 34  |
| 4.4. Y/C low pass filter                                                  | 35  |
| 4.5. Modulation Part                                                      | 35  |
| 4.6. Output Muxing                                                        | 35  |
| 5. Coaxial Protocol                                                       | 36  |
| 6. I2C Interface                                                          | 20  |
| 0. IZC IIILEITACE                                                         | 38  |
| 7. Register Description                                                   | 39  |
| 8. Electrical characteristics                                             | 100 |
|                                                                           |     |

# NVP1914

# 4-CH 960H Video Decoders and Audio Codecs with Video Encoder

| 8.1. Absolute Maximum Ratings                                   | 100 |
|-----------------------------------------------------------------|-----|
| 8.2. Recommended Operating Condition                            |     |
| 8.3. DC Characteristics                                         |     |
| 8.4. AC Characteristics                                         | 101 |
| 9. Recommended Register Value                                   | 101 |
| 9.1. NTSC Recommended Register Setting                          | 102 |
| 9.2. PAL Recommended Register Setting                           | 103 |
| 9.3 Coaxial Protocol Recommended Register Setting               | 104 |
| 9.4 H960 and SH720 NTSC Recommended difference Register Setting | 104 |
| 9.5 H960 and SH720 PAL Recommended difference Register Setting  | 104 |
| 10. System Applications                                         | 102 |
| 10.1.4-Channel Master Mode                                      | 105 |
| 10.1.1. Block Diagram (4 channel, Waster Wode)                  | 105 |
| 10.1.2. Block Diagram (4 channel, Slave Mode)                   | 105 |
| 10.2. 16-Channel, Master Mode                                   | 106 |
| 10.2.1. Block Diagram (16 Channel, Master Mode)                 | 106 |
| 10.2.2. Block Diagram (16 Channel, Slave Mode)                  | 107 |
| 11. Package Information                                         | 108 |



# 1. Pin Information

# 1.1 Pin Assignments



# **1.2 Pin Description**

| Name                                        | Pin<br>number                                        | Туре       | Descriptions                                |  |  |
|---------------------------------------------|------------------------------------------------------|------------|---------------------------------------------|--|--|
|                                             | System Clock / Reset                                 |            |                                             |  |  |
| RSTB                                        | 83                                                   | DI         | System Reset (Active low)                   |  |  |
| XTALO                                       | 50                                                   | DO         | Crystal Out                                 |  |  |
| XTALI                                       | 49                                                   | DI         | Crystal Input (27MHz)                       |  |  |
|                                             | Analog V                                             | ideo Inpu  | ut/output Interface                         |  |  |
| VIN1, VIN2, VIN3, VIN4                      | 13, 15, 17, 19                                       | AI         | Analog Video Input<br>(1 ~ 4 Respectively)  |  |  |
| VOUT1, VOUT2                                | 68, 66                                               | AO         | Analog Video Output<br>(1 ~ 2 Respectively) |  |  |
| COMP                                        | 69                                                   | Α          | Video DAC Compensation pin.                 |  |  |
| REXT                                        | 70                                                   | Α          | Video DAC external resistor pin             |  |  |
|                                             | Analog A                                             | udio Inpi  | ut/output Interface                         |  |  |
| AIN1, AIN2, AIN3, AIN4                      | 29, 30, 31, 32                                       | AI         | Analog Voice Input<br>(1 ~ 4 Respectively)  |  |  |
| MICIN1                                      | 39                                                   | Al         | Speaker Input                               |  |  |
| AOUT                                        | 43                                                   | AO         | Analog Voice Output                         |  |  |
|                                             | Di                                                   | gital Vide | eo Interface                                |  |  |
| VDO1[7:0]                                   | 98, 97, 96, 95,<br>93, 92, 91, 90                    | 0          | Video Port 1 Output                         |  |  |
| VDO2[7:0]                                   | 110, 109, 108, 107,<br>106, 105, 104, 103            | 0          | Video Port 2 Output                         |  |  |
| VDO3[7:0]                                   | 124, 123, 122, 121<br>120, 119, 118, 117             | 0          | Video Port 3 Output                         |  |  |
| VDO4[7:0]                                   | 10, 9, 8, 7,<br>6, 5, 4, 3                           | 0          | Video Port 4 Output                         |  |  |
| VCLK01, VCLK02,<br>VCLK03, VCLK04           | 88, 101, 114, 128                                    | 0          | Video Clock Output<br>(1 ~ 4 Respectively)  |  |  |
| ECLKI                                       | 80                                                   | I          | Video Encoder Clock Input                   |  |  |
| EDI[7:0] 78, 77, 76, 75, 74, 73, 72 , 71    |                                                      | I          | Video Encoder Digital Input                 |  |  |
| ETC                                         |                                                      |            |                                             |  |  |
| TEST                                        | 84                                                   | I          | Test Pin (Connect to Ground)                |  |  |
| IRQ                                         | 86                                                   | 0          | Interrupt Request Output                    |  |  |
| MPP1,MPP2,MPP3,MPP4,<br>MPP5,MPP6,MPP7,MPP8 | 87,99,100,112,<br>113,125,126,11                     | 0          | Multi-Purpose Pin Output                    |  |  |
| N.C.                                        | 21, 22, 23, 24,<br>25, 26, 27, 33,<br>34, 35, 36, 40 | -          | No Connect                                  |  |  |

| Name                    | Pin<br>Number                     | Туре    | Descriptions                           |  |
|-------------------------|-----------------------------------|---------|----------------------------------------|--|
| Digital Audio Interface |                                   |         |                                        |  |
| ACLK_REC                | 56                                | В       | Clock for Record (M:output, S:Input)   |  |
| ASYNC_REC               | 57                                | В       | Sync for Record(M:output, S:Input)     |  |
| ADATA_REC               | 58                                | 0       | Audio Digital Data for Record          |  |
| ADATA_SP                | 59                                | 0       | Audio Digital Data for Speaker         |  |
| ADATA_CASO              | 81                                | 0       | Audio Digital Data for Cascade Output  |  |
| ADATA_CASI              | 55                                | I       | Audio Digital Data for Cascade Input   |  |
| ACLK_PB                 | 52                                | В       | Clock for Playback (M:output, S:Input) |  |
| ASYNC_PB                | 53                                | В       | Sync for Playback (M:output, S:Input)  |  |
| ADATA_PB                | 54                                | I       | Audio Digital Data for Playback        |  |
|                         |                                   | I2C Int | erface                                 |  |
| SDA                     | 61                                | В       | I2C Interface R/W Data (5V tolerant)   |  |
| SCL                     | 60                                | I       | I2C Interface Clock (5V tolerant)      |  |
| SA1, SA0                | 62, 63                            | I       | Slave Address (5V tolerant)            |  |
|                         |                                   | Power/  | Ground                                 |  |
| VDD1D                   | 48, 79, 85,116                    | Р       | Digital Power (Digital 1.2V)           |  |
| VDD3D                   | 1, 51, 94, 111,                   | Р       | Digital Power (Digital 3.3V)           |  |
| VDD1A                   | 14, 18, 28, 38                    | Р       | Analog Power (Analog 1.8V)             |  |
| VDD3A                   | 42,45,67                          | Р       | Analog Power (Analog 3.3V)             |  |
| VSS                     | 2, 47, 64, 82,<br>89,102,115,127  | G       | Digital Ground                         |  |
| VSSA                    | 12, 16, 20, 37,<br>41, 44, 46, 65 | G       | Analog Ground                          |  |

# 2. Video Decoder

**NVP1914** is 4 Channel Video Decoder and delivers high quality images. It accepts separates 4 CVBS inputs from Camera, TV, or DVD and so on. It digitizes and decodes NTSC/PAL video formats into digital components video which represents 8-bit BT.1302 4:2:2 format with 36MHz, 72MHz and 144MHz multiplexed. **NVP1914** includes Clock PLL, so 72/144MHz time multiplexed function available.

**NVP1914** includes 4 channel analog processing circuit that comprise anti-aliasing filter, ADC, AGC and CLAMP. It shows the best picture quality adopted by high performance 2D adaptive comb filter and vertical peaking filter. It also supports programmable Saturation, Hue, Brightness and Contrast and several function such as CTI, Programmable peaking filter, PAL compensation and IF compensation filter.

#### 2.1. Functional Overview

The role of video decoder is to separate luminance and chrominance signals from composite video signal. Figure 2.1 show the block diagram of the **NVP1914** 



Figure 2.1. Video Decoder DATA FLOW of NVP1914

The First step to decode composite video signals is to digitize the entire composite video signal using an A/D converter (ADC). **NVP1914** uses the 10-bit ADC. Video inputs are usually AC-coupled and have a 75 Ohm AC and DC input impedance. As a result, the video signal must be DC restored every scan line during horizontal sync to position the sync tips at known voltage level using the AGC/CLAMP logic. The video signal also is low-pass filtered to about 9MHz in Anti aliasing Filter to remove any high-frequency components that may result in aliasing.

Vertical sync and horizontal sync information are recovered in Genlock block. When composite video signal is decoded, the luminance and chrominance are separated by Adaptive Comb Filter. The quality of decoded image is strongly dependent on the signal quality of separated Y and C. To achieve best quality of image, 2D Adaptive Comb Filter is used.



The chrominance demodulator in color processing block accepts modulated chrominance data from Adaptive Comb Filter which generate Cb/Cr color difference data. During active video period, the chrominance data is demodulated using sin and cos subcarrier data.

# 2.2. Video Input Formats

**NVP1914** supports all NTSC/PAL Video Standard. Table 2.1 show NTSC/PAL Video Standards and Register Setting Value (VIDEO\_FORMAT, 0x08~0B[4:0], Bank0) to support them.

Table 2.1. NVP1914 Input Video Image Formats

| VIDEO_FORMAT | FORMAT        | LINE | HZ | Fsc(MHz)   |
|--------------|---------------|------|----|------------|
| 0x00         | NTSC-M,J      | 525  | 60 | 3.579545   |
| 0x11         | NTSC-4.43     | 525  | 60 | 4.43361875 |
| 0x1D         | PAL-B,D,G,H,I | 625  | 50 | 4.43361875 |
| 0x16         | PAL-M         | 525  | 60 | 3.57561149 |
| 0x1F         | PAL-Nc        | 625  | 50 | 3.58205625 |
| 0x15         | PAL-60        | 525  | 60 | 4.433619   |

Don't use auto-detect mode in case of NRT (Non Real Time) operation

# 2.3. Analog Front End (CLAMP, PGA, Anti-aliasing Filter)

**NVP1914** includes 4 channel analog processing circuit that comprise anti-aliasing filter, ADC, AGC and CLAMP. Because its design is dedicated for video application, Analog Processing circuit does not require external reference circuit. External coupling capacitance only is needed for **NVP1914**. Figure 2.2 demonstrates the bode plot of Anti-aliasing Filter. Anti-aliasing Filter is controlled by Register (BAND\_SEL, 0x01[0], Bank3)



Figure 2.2. Anti-aliasing Filter characteristic

# 2.4. Genlock (Robust Sync Detection, Robust No-Video Detection)

**NVP1914** provides a fully digital GenLocking circuitry. The digital Genlocking Circuitry use the locking method of the timing control signals such as horizontal sync, vertical sync, and the color subcarrier.

**NVP1914** uses the proprietary Genlock mechanism for video application system.

It supports very Robust Sync Detection & Robust No-Video Detection, and it is also showed reliable operation in Non-standard signal and Weak-signal.

# 2.5. Y/C separation (3H/5H Adaptive Comb Filter)

An adaptive comb filter is used to separate Y and C signal from NTSC/PAL standard video signal. Therefore, The output image is sharper and clearer compared to other video decoder. To achieve this, BSF(Band Split Filter) is used. Figure 2.3. shows the Chroma BSF which is controlled by Register(BSF\_MODE, 0x08~0B[6:5], Bank0).



Figure 2.3. Band Split Filter Characteristic

**NVP1914** can also separate Y signal from C signal out of input CVBS using the Notch Filter. And according to internal criteria in the **NVP1914**, the Notch and Comb filters can be mixed for use. In special case, use the Notch filter to separate Y signal from C signal to have a good-quality image.

# 2.6. Luma Processing

The high-frequency range of Y/C separated data has a relatively smaller magnitude than the low-frequency range. The high-frequency range makes the image more distinct and remarkable, but may induce worse coding efficiencies when video signal is compressed.

Figure 2.5. shows Peaking Filter Characteristic. **NVP1914** provides the peaking filter and Gain control for emphasizing or depressing the high-frequency area to avoid this problem. The Peaking filter is applied to this purpose and its characteristics can be controlled by register (Y\_PEAK\_MODE, 0x1A[1:0] / 0x1A[5:4] / 0x1B[1:0] / 0x1B[5:4], Bank0) via I2C interface.



Figure 2.4. Peaking Filter Characteristic

#### 2.7. Chroma Processing

Chroma processing mainly consists of 3 parts: demodulation, filtering, and ACC(Automatic Chroma-gain Control). The chroma demodulator receives modulated chroma from YC separator, and generates demodulated color difference data. Demodulated data must be low-pass filtered to reduce anti-aliasing artifacts.

Figure 2.5. shows chroma demodulation and filtering process. Chroma LPF frequency characteristics is demonstrated in Figure 2.6.

Users can select the chroma filter through I2C interface (CLPF\_SEL, 0x35[1:0], Bank0).



Figure 2.5. Chroma Process



Figure 2.6. Chroma Low Pass filter Characteristic

# 2.8. Data Output Pin Order Control

**NVP1914** can change the order of the output pin in the 36MHz/72MHz/144MHz Output Mode as shown in Table 2.2. (OUT\_DATA\_INV, 0xD0[3:0], Bank1)

**Table 2.2. Data Output Pin Order Control** 

| Address                | state | Data Output of Port X |
|------------------------|-------|-----------------------|
| 0.00.045.0454.444/504  | 0     | VDO4 [7:0]            |
| 0xD0, OUT_DATA_INV [3] | 1     | VDO4 [0:7]            |
|                        | 0     | VDO3 [7:0]            |
| 0xD0, OUT_DATA_INV [2] | 1     | VDO3 [0:7]            |
|                        | 0     | VDO2 [7:0]            |
| 0xD0, OUT_DATA_INV [1] | 1     | VDO2 [0:7]            |
|                        | 0     | VDO1 [7:0]            |
| 0xD0, OUT_DATA_INV [0] | 1     | VDO1 [0:7]            |

# 2.9. Output Format

**NVP1914** supports a format of standard ITU-R BT.1302. Ports of 4 is synchronized by each output clock(VCLK\_01~VCLK\_04). Phase of clock is controlled by VCLK\_SEL and VCLK\_DLY\_SEL of (BANK1, 0xCC~0xCF).

#### 2.9.1. ITU-R BT.1302 Format

Codes of SAV and EAV are injected into data stream of ITU-R BT.1302 to indicate a start and a end of active. Note that a number of pixel for 1H Active line is always constant regardless of the actual incoming line length. Therefore, variance of analog input signal is applied to a blank section except codes of EAV and SAV. Figure 2.7 shows data stream of ITU-R BT.1302 format. If length of 1H of analog input signal increase or decrease, number of pixel of 'A' increase or decrease.



Figure 2.7. Region of active is constant



# 2.10. Output Mode

When it comes to the transfer of the output to the back-end device, **NVP1914** supports all the output of 36MHz/72MHz/144MHz Data Rate.

# 2.10.1 36MHz 720H/960H 1-CH D1 Data Output Mode

Operated in the 36MHz D1 Data Out Mode, NVP1914 outputs VCLK01, VCLK02, VCLK03, VCLK04 and VDO1[7:0], VDO2[7:0], VDO3[7:0], VDO4[7:0] in the timing as shown in Figure 2.8. For VCLK01, VCLK02, VCLK03 and VCLK04, phase adjustment can be made against VDO1~VDO4 using "Clock Delay Control" Register.

- (VCLK\_x\_SEL, 0xCC / CD / CE / CF[6:4], Bank1)
- (VCLK\_x\_DLY\_SEL, 0xCC / CD / CE / CF[3:0], Bank1)
- (CH\_OUT\_SELx, 0xC8[7:4] / 0xC8[3:0] / 0xC9[7:4] / 0xC9[3:0], Bank1)



Figure 2.8. 36MHz D1 1Channel Data Output

#### 2.10.2 72MHz 720H/960H 2-Ch D1 Data Output Mode

Operated in the 72MHz D1 Data Out Mode, **NVP1914** outputs VCLK01, VCLK02, VCLK03, VCLK04 and VDO1[7:0], VDO2[7:0], VDO3[7:0], VDO4[7:0] in the timing as shown in Figure 2.9. Two channel video data stream represents 8bit BT.1302 4:2:2 format with 72MHz multiplexed. For VCLK01, VCLK02, VCLK03 and VCLK04, phase adjustment can be made against VDO1~VDO4 using "Clock Delay Control" Register.

- (VCLK\_x\_SEL, 0xCC / CD / CE / CF[6:4], Bank1)
- (VCLK\_x\_DLY\_SEL, 0xCC / CD / CE / CF[3:0], Bank1)
- (CH\_OUT\_SELx, 0xC8[7:4] / 0xC8[3:0] / 0xC9[7:4] / 0xC9[3:0], Bank1)



Figure 2.9. 72MHz D1 2Channel Data Output

#### 2.10.3. 144MHz 720H/960H 4-Ch D1 Data Output Mode

Operated in the 144MHz D1 Data Out Mode, **NVP1914** outputs VCLK01, VCLK02, VCLK03, VCLK04 and VDO1[7:0], VDO2[7:0], VDO3[7:0], VDO4[7:0] in the timing as shown in Figure 2.10. Four channel Video data stream represents 8bit BT.1302 4:2:2 format with 144MHz multiplexed. For VCLK01, VCLK02, VCLK03 and VCLK04, phase adjustment can be made against VDO1~VDO4 using "Clock Delay Control" Register.

- (VCLK\_x\_SEL, 0xCC / CD / CE / CF[6:4], Bank1)
- (VCLK\_x\_DLY\_SEL, 0xCC / CD / CE / CF[3:0], Bank1)
- (CH\_OUT\_SELx, 0xC8[7:4] / 0xC8[3:0] / 0xC9[7:4] / 0xC9[3:0], Bank1)



Figure 2.10. 144MHz D1 4Channel Data Output

- Example of 144MHz D1 Data Output Mode with Channel ID
  - 1. In case of VDO1 output port and VCLK01 output clock use.
  - 2. Set VDO1 output(CH\_OUT\_SEL1,BANK1,0xC8[3:0] = 0x8) and VCLK01 output (VCLK01\_SEL, BANK1,0xCC[6:4] = 0x6 or 0x7) .
  - 3. Set Channel ID Type (Refer to CHID\_TYPE(0x54[2:0],BANK0) Register Description)
  - 4. And then NVP1914 generate 144MHz clock and data output (Ex-Figure 1)

If you want to confirm the 144MHz Data using FPGA or Other device, Execute 5~11 item in next page.



Ex-figure 1

5. FPGA or equivalent devices which is input 144MHz time multiplexed data output, need to align with same channel data(36MHz 1,2,3,4 channel). EX-Figure 2 shows how to use Channel ID as a example.



**Ex-Figure 2** 

- 6. CHID\_TYPE(BANK0, 0x54[2:0]=0x1) mode described in top of Ex-Figure2
- 7. To generate 2bit digit, Design 2bit counter with VCLK01 (The 2bit digit means each channel).

- 8. Using 2bit digit, Convert from 144MHz Data to 36MHz Data (Wrong sorting part in Ex-Figure 2). and then Define the 2bit digit (  $\mathbf{0}$  : 1ch data,  $\mathbf{1}$  : 2ch data,  $\mathbf{2}$  : 3ch data,  $\mathbf{3}$  : 4ch data). namely, 144MHz data output separate only with 36MHz, 4channel data, is not align with channel data where becomes mapping in counter value.
- 9. For mapping between separated each channel data and specified counter value, Select channel among separated each channel (1CH selected in Ex-Figure 2).

  If selected channel data become Right sorting condition, other 3 channel is sorted automatically.
- 10. Check the 1ch data output when 2bit counter value is only '0' and then Search the EAV/SAV[3:0] after FF 00 00 Code.
- 11. If the EAV/SAV[3:0] is '2', make a counter reset to '3' (Refer to Blue color in Ex-Figure 2)
- 12. Become Right sorting part.

#### 2.10.4. 36MHz 2-Ch CIF Data Output Mode

Operated in the 36MHz CIF Data Out Mode, **NVP1914** outputs VCLK01, VCLK02, VCLK03, VCLK04 and VDO1[7:0], VDO2[7:0], VDO3[7:0], VDO4[7:0] in the timing as shown in Figure 2.11. Two channel CIF data stream represents 8bit BT.1302 4:2:2 format with 36MHz multiplexed.

For VCLK01, VCLK02, VCLK03 and VCLK04, phase adjustment can be made against VDO1~VDO4 using "Clock Delay Control" Register.

- (VCLK\_x\_SEL, 0xCC/CD/CE/CF[6:4], Bank1)
- (VCLK\_x\_DLY\_SEL, 0xCC/CD/CE/CF[3:0], Bank1)
- (CH\_OUT\_SELx, 0xC8[7:4]/0xC8[3:0]/0xC9[7:4]/0xC9[3:0], Bank1)



Figure 2.11. 36MHz CIF 2Channel Data Output

## 2.10.5. 72MHz 4-Ch CIF Data Output Mode

Operated in the 72MHz CIF Data Out Mode, **NVP1914** outputs VCLK01, VCLK02, VCLK03, VCLK04 and VDO1[7:0],VDO2[7:0],VDO3[7:0],VDO4[7:0] in the timing as shown in Figure 2.12. Four channel CIF data stream represents 8bit BT.1302 4:2:2 format with 72MHz multiplexed. For VCLK01, VCLK02, VCLK03 and VCLK04, phase adjustment can be made against VDO1~VDO4 using "Clock Delay Control" Register.

- (VCLK\_x\_SEL, 0xCC/CD/CE/CF[6:4], Bank1)
- (VCLK\_x\_DLY\_SEL, 0xCC/CD/CE/CF[3:0], Bank1)
- $\hbox{- (CH\_OUT\_SELx, } 0xC8[7:4]/0xC8[3:0]/0xC9[7:4]/0xC9[3:0], Bank1)$



Figure 2.12 72MHz CIF 4Channel Data Output

#### 2.11. Motion Detector

**NVP1914** supports 4 channel motion detection function. It supports the output of the detected motion information on the screen. The function allows a screen such as the one shown in Figure 2.14. to be divided in 192 sections each of which can generate information on the motion detection information.

For each section, motion detection can be controlled to be set at on/off. Once a motion is detected, the screen can be rendered dark or reversed in the unit of field to have the spot of the motion generated to be indicated in the screen.



Figure 2.14. Motion Block Mapping

## 2.11.1. How to Operate the Motion Detection Function

- 1). Set the Motion detection On (Bank2, 0x00/0x02/0x04/0x06[4]) Set at low
- 2). Set the area for which to detect motion
  - : The screen is divided into 192 sections and each section is matched one to one.
    - (BANK2, 0x20~0x37 Channel 1, Bank2, 0x38~0x4F Channel 2)
    - (BANK2, 0x50~0x67 Channel 3, Bank2, 0x68~0x7F Channel 4)
- 3). Set the motion sensitivity 1 (Pixel Sensitivity: Set at BANK2, 0x10)

- 4). Set the motion sensitivity 2 (Temporal Sensitivity: Set at BANK2 0x01/0x03/0x05/0x07)
  - : When setting motion sensitivity, it is recommended to set the pixel sensitivity at "0x60" and use the temporal sensitivity to send the sensitivity to situation.
- 5). Output of Motion Detection
  - : Motion information generated from each section is not to be generated separately through data interface. In other words, the motion information needs to be confirmed in the register or It is not included in the BT.1302 data.
  - : Motion information generated from each area can be displayed on the screen.

    Display can be done through three approaches. This can be controlled using MOTION\_PIC (BANK2, 0x00/0x02/0x04/0x06[1:0]).

# 3. Audio Codec

# 3.1. Description

**NVP1914** outputs PCM digital audio signals converted from analog audio input signals and analog audio signals converted from PCM digital audio signals. **NVP1914** has 5 channel ADCs and 1 channel DAC for audio signals.

Voice data convert to G.711 PCM and Linear PCM data, and these converted data is outputted via DSP/SSP/I2S interfaces. The output data will be saved at hard disk or any other storages. This process - to convert and save audio data into storage - is usually called as "Record Output".

The saved audio data is inputted to **NVP1914** via DSP/SSP/I2S interfaces. The input audio data is outputted via audio DAC. This process is named as "Playback Output".

**NVP1914** selects one audio input signal among ten analog audio inputs(4-Ch voice/1-Ch mic) and this audio is outputted through audio ADC and audio DAC. And it also supports directly mixed audio output signal which 10 analog audio inputs are mixed. This function usually is called by "Live Output".

In addition, **NVP1914** supports audio mute detection and cascade function up to 4 chips - 20 audio channels (16-Ch voice/4-Ch mic)

## 3.2. Record Output

Analog audio data is converted to PCM data and this data is outputted to the other **NVP1914** or other IC via DSP/SSP/I2S interfaces. Record output is useful function to save compressed audio data into storage. Analog audio signal is finally outputted to ADATA\_REC pin used for data of each channel and ADATA\_SP pin used for one mixed signal of each channel's data. The output data from ADATA\_SP pin is either same data of ADATA\_REC pin or mixed signal of each channel's data.

PCM data is categorized based on sampling frequency, sampling data bit width and PCM method. G.711 (A-law/Mu-law), unsigned linear PCM and linear PCM are supported. 8KHz / 16KHz and 8bit/16bit are used for sampling frequency and sampling data bit width, respectively. Refer the following table when you set the register value.

BANK1 8K/8bit 8K/16bit 16K/8bit 16K/16bit 32K/8bit 32K/16bit VALUE VALUE ADDR VALUE ADDR VALUE ADDR VALUE ADDR VALUE ADDR ADDR 0x00[0] 0x00[0] 0x00[0] 0x00[0] 0x00[0] 0x00[0] Linear 0x07[3] 0 0x07[3] 0 0x07[3] 0x07[3] 0x07[3] 0x07[3] **PCM** 0x07[2] 0x07[2] 0x07[2] 0x07[2] 0 0x07[2] 0x07[2] 0 0x09[7:6] 00 0x09[7:6] 00 0x09[7:6] 00 0x09[7:6] 00 0x09[7:6] 00 0x09[7:6] 00 0x00[0] 0x00[0] 0x00[0] 0x00[0] 0x00[0] 0x00[0] **Jnsigned** 0x07[3] 0 0x07[3] 0 0x07[3] 0x07[3] 0x07[3] 0x07[3] Linear 0x07[2] 0x07[2] 0x07[2] 0 0x07[2] 0x07[2] 0 0x07[2] 0 **PCM** 0x09[7:6] 01 0x09[7:6] 0x09[7:6] 0x09[7:6] 0x09[7:6] 0x09[7:6] 01 01 01 01 01 0x00[0] 0 0x00[0] 0 0x00[0] 0 0x00[0] 0 0x00[0] 0x00[0]0x07[3] 0 0x07[3] 0 0x07[3] 0x07[3] 0x07[3] 0x07[3] G.711 0 0x07[2] 0x07[2] 0 0x07[2] 0x07[2] 0x07[2] 0x07[2] 0 **U-law** 0x09[7:6] 0x09[7:6] 0x09[7:6] 10 10 0x09[7:6] 10 0x09[7:6] 10 10 0x09[7]10 0x09[3] 0x09[3] 0x09[3] 0x09[3] 0 0x09[3] 0 0x09[3] 0 0 0 0 0x00[0] 0 0x00[0] 0 0x00[0] 0 0x00[0] 0 0x00[0] 0x00[0] 1 0x37[3] 0 0x37[3] 0 0x37[3] 0x37[3] 0x37[3] 0x37[3] G.711 0x37[2] 0x37[2] 0 0 0x37[2] 0 0x37[2] 0x37[2] 0x37[2] 10 0x39[7:6] 0x39[7:6] 10 0x39[7:6] 10 0x39[7:6] 10 0x39[7:6] 0x39[7:6] 10 10 0x39[3] 0x39[3] 0x39[3] 0x39[3] 0x39[3] 0x39[3] 1

Table 3.1. Sampling & PCM coding setting

DSP / SSP / I2S interfaces are supported as output data format. In addition, slave mode and master mode are also supported. At slave mode, input clock and synchronized signal come from external ICs, however Master mode generates clock and synchronized signal in itself.

#### 3.2.1 Data Output Interface

0x07[0]

0x07[1]

0x07[7]

0

0

**NVP1914** outputs "Record Output" using ACLK\_REC, ASYNC\_REC, ADATA\_REC and ADATA\_SP. ACLK\_REC is a reference clock signal for Record Output Data and ASYNC\_REC is a reference synchronization signal for Record Output Data. ADATA\_REC and ADATA\_SP are synchronized Record Output, data with reference clock and reference synchronized signal.

BANK1 DSP SSP **12S** ADDR VALUE ADDR VALUE ADDR VALUE 0x07[0] 0x07[0] 1 0x07[0] 0 Master 0x07[1] 0 0x07[1] 0x07[1] 0 1 0x07[7] 1 0x07[7]1 0x07[7]1

0x07[0]

0x07[1]

0x07[7]

Table 3.2 Record Output Interface configuration

ACLK\_REC is a reference clock of Record Output Data and ASYNC\_REC is reference synchronized signal. ACLK\_REC and ASYNC\_REC signal support slave mode accepted

1

Slave

0

0

0

0x07[0]

0x07[1]

0x07[7]

external signals and master mode generating clock and synchronization signal in itself. And DSP/SSP/I2S interfaces are supported by configuration of these pins defined by internal register setting value.

Figure 3.1, 3.2, 3.3 shows timing diagram of I2S, DSP, and SSP mode, respectively.

These figures show timing relation among ASYNC\_REC, ACLK\_REC and ADTA\_REC, and ADATA\_SP is outputted using same interface method of ADATA\_REC. Polarity of ACLK\_REC clock is changed by setting of internal register value [0x37[6], RM\_CLK].



Figure 3.1 I2S mode



Figure 3.2 DSP mode



Figure 3.3 SSP mode

#### 3.2.2. 2/4/8/16-Channel Data Output(256 fs)

ADATA\_REC supports up to 4 channel audio(4-Ch voice) using single chip and up to 16 channel(16-Ch voice) in cascade mode. In this case, the bitrate of the audio signal should be 256 fs([0x37[5:4], RM\_BITRATE). The number of output channel is configured by internal register value [0x38[1:0], R\_MULTCH] and the order of output channel is configured by internal register value [0x3A ~ 0x41, R\_SEQ]. Therefore, the order of audio output can be changed.



Figure 3.4. audio 2/4/8/16 channel data output <I2S mode, 256fs>



Figure 3.5. audio 2/4/8/16channel data output <DSP/SSP mode, 256fs>

## 3.2.3. 2/4/8/16-Channel Voice Data Output with 4-Channel Mic Data(320 fs)

ADATA\_REC supports up to 5 channel audio(4-Ch voice/1-Ch mic) using single chip and up to 20 channel(16-Ch voice/4-Ch mic) in cascade mode. In this case, the bitrate of the audio signal should be 320 fs([0x37[5:4], RM\_BITRATE). The number of output channel is configured by internal register value [0x38[1:0], R\_MULTCH] and the order of output channel is configured by internal register value [0x3A  $\sim$  0x41, R\_SEQ / 0x42, MIC\_SEQ]. Therefore, the order of audio output can be changed.



Figure 3.6 audio 2/4/6/8/16 channel data output(with 4 channel mic) <I2S mode, 320fs>



Figure 3.7. audio 2/4/8/16 channel data output(with 4 channel mic) <DSP/SSP mode, 320fs>

#### 3.2.4. ADATA\_SP Output

ADATA\_SP supports 3 kinds of output method. Firstly, the output data of ADATA\_SP pin is the exactly same as those of ADATA\_REC except output data sequence. The order of output data is opposite. If the output data order of ADATA\_REC is "CH1, CH2, CH9, CH10", the output data order of ADATA\_SP is "CH16, CH15, CH8, CH7". That is to say, two output pin - ADATA\_SP and ADATA\_REC are complement relationship. Secondly, one of input signals is selected as output signal of ADATA\_SP. The selectable input signal ranges from analog input signal to ADATA\_PB signal. Lastly, mixed data of input signal is selected as the output signal of ADATA\_SP. The mixing gain of each channel's input signal is determined by internal register setting value[0x46 ~ 0x51, MIX RATIO].

The output configuration of ADATA\_SP is determined by internal register setting. First and second configuration are determined by [0x38[2],R\_ADATSP], and second and third configuration are determined by [0x54[4:0],L\_CH\_OUTSEL] and [0x55[4:0],R\_CH\_OUTSEL]. In this case, L\_CH\_OUTSEL and R\_CH\_OUTSEL select one of input channels or mixed data.



Figure 3.8 ADATA SP Output < 12S mode>



Figure 3.9 ADATA\_SP Output <DSP/SSP mode>

# 3.3. Playback Output

Playback is to output stored audio data to external device through DAC after internal processing.

**NVP1914** gives and takes a clock and synchronization signal through ACLK\_PB and ASYNC\_PB pin. In this case, interface is the exactly same as Record data's interface. When multi-channel audio is supported, selective playback for intended channel is enable using register setting [0x44[4:0], PB\_SEL]. In case of single channel, PB\_SEL should be set to "00000".

ACLK\_PB and ASYNC\_PB supports Master mode and Slave mode. In master mode, ACLK\_PB and ASYNC\_PB are outputted by **NVP1914**, and clock and synchronization signal come from external devices at slave mode. Master/Slave mode is selected by setting internal register [0x43[7], PB\_MASTER].

ADATA\_PB accepts an audio data synchronized with ACLK\_PB and ASYNC\_PB. ACLK\_PB and ASYNCP accept I2S/DSP/SSP mode input and output, and I2S and DSP mode is set by internal register value [0x43[0], PB\_SYNC]. When DSP mode is selected, DSP/SSP mode is set by [0x43[1], PB\_SSP]. The relation of clock, synchronized signal and data are the exactly same as that of record/mix output. PB\_CLK can be inverted for all modes using setting of register [0x43[6], PB\_CLK].

#### 3.4. Audio Detection

**NVP1914** has an audio mute detection block for individual 10 channels. The mute detection scheme uses absolute/differential amplitude detection method. The detection method and accumulated period are defined by the ADET\_MODE and ADET\_FILT (0x59) register, and the detecting threshold values are defined by ADET\_TH register (0x5C ~ 0x60). According to this control bits and its result (audio detected), Interrupt is generated through the interrupt pins.



# 3.5. Cascade Operation

**NVP1914** supports cascade mode. Maximum 4 **NVP1914** chips can be connected together for cascade mode and can be processed 20 channel audio encoding data(16-Ch voice/4-Ch mic). Cascade is enabled by setting register [0x36[1:0], CHIP\_STAGE]. Figure 3.10 shows how to connect **NVP1914** for the cascade mode. In this case, analog audio AOUT(Live) is assigned to AIN1-16 and MICIN1-4. 1 channel audio or all channel mixed audio signal is selected as output signal set by MIX\_OUTSEL.



Figure 3. 10. NVP1914 & NVP1914 Cascade mode

## 4. Video Encoder

# 4.1. Video Encoder Function Description

**NVP1914** has an independent 720H/960H video encoder that generates standard NTSC and PAL 720H/960H video signals. Video encoder receives digital video signal and generates analog video signal. The video encoder consists of Sync Separator, Pre-processing, Y/C low-pass filter, Modulation Part, Output Mux, and DAC (Digital-to-Analog Converter). DAC has a two-channel output and a 10-bit resolution.

The video encoder works on 27/36 MHz and generates analog video signals after receiving 8-bit BT.656(720H)/BT.1302(960H) data. The video signal generated at each channel is one of the following: CVBS, S-video(Y or C). A video encoder has an internal Pattern Generator for test purpose. Figure 4.1 shows a block diagram of a video encoder installed in **NVP1914**.

#### **Video Encoder Feature**

- -. Support 720H/960H NTSC/PAL and sub-standard format
- -. Accepts BT.656/BT.1302 compatible 8bit video Input
- -. 27/36MHz Clock for Sub-carrier generation.
- -. Includes 2\*10Bit DAC(Digital-to-Analog Converter) for generating 2\*CVBS or Y/C.
- -. Includes ColorBar/MultiBurst test pattern generator



Figure 4.1. Video Encoder Data flow of NVP1914

# 4.2. Video Encoder Function Description

Sync Separator extracts active data, horizontal blank and vertical blank from BT.656/1302 data. The information on the active data, horizontal blank, and vertical blank is present in EAV and SAV of BT.656/1302. In other words, they perform the job of separating video and timing signals that are included in digital video standard signals.

0.533 (Cb - 512)

0.752 (Cr - 512)

# 4.3. Pre-Processing

**PAL** 

Pre-processing block has three functions. First, it creates timing signals (Timing Generator). Second, it converts Y, Cb, Cr into Y, U, V (Color Space Conversion). Third, it controls the scale (Gain Control). The timing generator generates the Sync signal out of the Horizontal and Vertical Blank as well as various timing signals. As for Table 4.1, the following formulas are used to convert Y, Cb, Cr into Y, U, V.

 Standards
 Y
 U
 V

 NTSC
 0.591 ( Y601 - 64 )
 0.504 ( Cb - 512 )
 0.711 ( Cr - 512 )

Table 4.1. Color Space Conversion (YCbCr to YUV)

0.625 (Y601 - 64)

As for the gain control, Sync, Burst, Luma and Chroma can be adjusted in the scale from 0 to about 2. The increment in scale is 1/127. Figure 4.2 shows adjustments for each control.



Figure 4.2. Gain Control for Burst, Sync, Luma, Chroma

#### 4.4. Y/C low pass filter

Y Low-pass filtering is done in order to remove high frequency components that happen when Y is over-sampled. To eliminate aliases that may occur after modulation, C Low-pass filters are used according to frequency bandwidths of U and V.

#### 4.5. Modulation Part

The modulation block generates chroma signal through AM modulation. AM modulation is applied to NTSC and PAL. Figure 4.3 shows chroma formed by way of AM modulation for NTSC and PAL.



Figure 4.3. AM Modulation for NTSC and PAL

#### 4.6. Output Muxing

Video Encoder has two channels for output. Each channel generates only one output out of three signals (CVBS, Y, C).



Figure 4.4. Output Muxing

#### 5. Coaxial Protocol

**NVP1914** includes Coaxial Protocol generator that sends control signal from a controller to a pan and tilt, receiver driver, or camera and lens on the video signal. **NVP1914** supports Pelco Protocol up to 5C-2V(coaxial cable) 200M. It depends on Coaxial Cable impedance characteristic. This document presents the concept of Coaxial Protocol. Coaxitron is Pelco's name for a method of sending control signaling from a controller to a pan and tilt, receiver driver, or camera and lens on the video signal (Known as "Up The Coax" or "UTC").

There are two types of Coaxitron command structures. One type, Standard Coaxitron,. is a series of 15 pulses, or data bits, that are sent within video line 18 of a video field. The other type, Extended Coaxitron, is a series of 32 pulses, where 16 pulses are sent in line 18 and 16 pulses in line 19 of a video field. Refer to Figure 5.1. No pulses are sent when the system is in an idle state



Figure 5.1. Coaxitron Active line

Coaxitron is a pulse width modulated (PWM) That is inserted into video vertical blanking interval. A 2us pulse represents a one(1) and a 1us pulse represents a zero(0). There is a start bit (always high level), a data bit (low or high level) and a stop bit (always low level).

Refer to Figure 5.2. and Figure 5.3.



Figure 5.2. Description of One Coaxitron Bit



Figure 5.3. Coaxitron Bit Timing

**NVP1914** is able to control coaxitron timing format on the video signal. Start Active line of Coaxitron (BL\_TXST\_01,0x53, BANK1) is 18<sup>th</sup> line on VBI. Pulse width of Coaxitron (BAUD, 0x52, BANK1) is fixed 1us. The size of Coaxial Data (PELCO\_TXDAT\_01~04, 0x70 ~ 0x73, BANK1) is 4 bytes. Refer to Figure 5.4.



Figure 5.4. Data Structure of Coaxitron Origins (VBI 18th)

#### 6. I2C Interface

I2C interface requires 2 wires, SCL (I2C clock) & SDA (I2C R/W data). **NVP1914** provides special device ID as slave addresses (SA0,SA1). So any combination of 7 bit can be defined as slave address of **NVP1914**. The Figure 6.1 shows read/write protocol of I2C interface. The 1st byte transfers slave address and read/write information. For write mode, the 2nd byte transfers base register index and the 3rd byte transfers date to be written.

For read mode, reading data is transferred during 2nd byte period. The brief I2C interface protocol is shown in Figure 6.2.



Figure 6.1. I2C Timing Diagram



Figure 6.2. I2C Slave Address Configuration

# 7. Register Description

| ADE | DRESS | [7]          | [6]                       | [6] [5] [4] [3] [2] [1]  RESERVED  RESERVED |        |               | [0]        | Def.    | NT      | PAL  |      |      |
|-----|-------|--------------|---------------------------|---------------------------------------------|--------|---------------|------------|---------|---------|------|------|------|
|     | 0x00  |              |                           |                                             | RESE   | RVED          |            |         |         | 0x11 | 0x00 | 0x00 |
|     | 0x01  |              |                           |                                             | RESE   | RVED          |            |         |         | 0x11 | 0x00 | 0x00 |
|     | 0x02  | PD_VDAC      | PD_VDAC_Y                 | PD_VDAC_C                                   | -      | PD_VCH4       | PD_VCH3    | PD_VCH2 | PD_VCH1 | 0x10 | 0xF0 | 0xF0 |
|     | 0x03  |              |                           |                                             |        | -             |            |         |         | 0x00 | 0x00 | 0x00 |
|     | 0x04  |              |                           |                                             | RESE   | RVED          |            |         |         | 0x00 | 0x00 | 0x00 |
|     | 0x05  |              |                           |                                             | RESE   | RVED          |            |         |         | 0x00 | 0x00 | 0x00 |
|     | 0x06  |              |                           |                                             | RESE   | RVED          |            |         |         | 0xAF | 0xAF | 0xAF |
|     | 0x07  |              |                           |                                             |        | -             |            |         | - \     | 0x00 | 0x00 | 0x00 |
|     | 0x08  | AUTO_1       | BSF_M                     | ODE_1                                       |        | VI            | DEO_FORMAT | _1      |         | 0xDD | 0xA0 | 0xDD |
|     | 0x09  | AUTO_2       | BSF_M                     | ODE_2                                       |        | VI            | DEO_FORMAT | .2      | Y       | 0xDD | 0xA0 | 0xDD |
|     | 0x0A  | AUTO_3       | BSF_M                     | ODE_3                                       |        | VI            | DEO_FORMAT | 3       |         | 0xDD | 0xA0 | 0xDD |
|     | 0x0B  | AUTO_4       | BSF_M                     | ODE_4                                       |        | VI            | DEO_FORMAT | 4       |         | 0xDD | 0xA0 | 0xDD |
|     | 0x0C  |              | BRIGHTNESS_1 BRIGHTNESS_2 |                                             |        |               |            |         |         | 0x00 | 0xF8 | 0x05 |
| В   | 0x0D  |              |                           |                                             | BRIGHT | NESS_2        |            |         |         |      |      | 0x05 |
| A   | 0x0E  |              |                           |                                             |        |               | HTNESS_3   |         |         |      |      | 0x05 |
| N   | 0x0F  | BRIGHTNESS_4 |                           |                                             |        |               |            |         |         | 0x00 | 0xF8 | 0x05 |
| K   | 0x10  |              |                           |                                             | CONTR  | ONTRAST_1     |            |         |         |      | 0x76 | 0x6B |
| o   | 0x11  |              |                           |                                             | CONTR  | RAST_2        |            |         |         | 0x80 | 0x76 | 0x6B |
|     | 0x12  |              |                           |                                             | CONTR  | RAST_3        |            |         |         | 0x80 | 0x76 | 0x6B |
|     | 0x13  |              |                           |                                             | CONTR  | RAST_4        |            |         |         | 0x80 | 0x76 | 0x6B |
|     | 0x14  |              | H_SHAR                    | PNESS_1                                     |        |               | V_SHARI    | PNESS_1 |         | 0x80 | 0x80 | 0x80 |
|     | 0x15  |              | H_SHARI                   | PNESS_2                                     |        |               | V_SHARI    | PNESS_2 |         | 0x80 | 0x80 | 0x80 |
|     | 0x16  |              | H_SHARI                   | PNESS_3                                     |        |               | V_SHARI    | PNESS_3 |         | 0x80 | 0x80 | 0x80 |
|     | 0x17  |              | H_SHARI                   | PNESS_4                                     |        |               | V_SHARI    | PNESS_4 |         | 0x80 | 0x80 | 0x80 |
|     | 0x18  |              | Y_FIR_N                   | NODE_2                                      |        |               | Y_FIR_M    | NODE_1  |         | 0x33 | 0x00 | 0x00 |
|     | 0x19  | L            | Y_FIR_N                   | NODE_4                                      |        |               | Y_FIR_M    | NODE_3  |         | 0x33 | 0x00 | 0x00 |
|     | 0x1A  |              | Y_PEAK_                   | MODE_2                                      |        |               | Y_PEAK_    | MODE_1  |         | 0x11 | 0x55 | 0x55 |
|     | 0x1B  |              | Y_PEAK_                   | MODE_4                                      |        | Y_PEAK_MODE_3 |            |         |         |      | 0x55 | 0x55 |
|     | 0x1C  | RESERVED     | PED_ON_1                  |                                             |        | RESE          | RVED       |         |         | 0x04 | 0x84 | 0x84 |
|     | 0x1D  | RESERVED     | PED_ON_2                  |                                             |        | RESE          | RVED       |         |         | 0x04 | 0x84 | 0x84 |
|     | 0x1E  | RESERVED     | ESERVED PED_ON_3 RESERVED |                                             |        |               |            |         |         | 0x04 | 0x84 | 0x84 |
|     | 0x1F  | RESERVED     | ERVED PED_ON_3 RESERVED   |                                             |        |               |            |         |         | 0x04 | 0x84 | 0x84 |

| ADD | RESS | [7]               | [6]        | [5]           | [4]        | [3]              | [2]       | [1]               | [0]      | Def.  | NT   | PAL   |
|-----|------|-------------------|------------|---------------|------------|------------------|-----------|-------------------|----------|-------|------|-------|
|     | 0x20 |                   |            |               | RESER      | RVED             |           |                   |          | 0x00  | 0x00 | 0x00  |
|     | 0x21 |                   |            |               | RESER      | RVED             |           |                   |          | 0x00  | 0x00 | 0x00  |
|     | 0x22 |                   |            |               | RESER      | RVED             |           |                   |          | 0x00  | 0x00 | 0x00  |
|     | 0x23 |                   |            |               | RESER      | RVED             |           |                   |          | 0x00  | 0x00 | 0x00  |
|     | 0x24 |                   |            |               | RESER      | RVED             |           |                   |          | 0x00  | 0x00 | 0x00  |
|     | 0x25 |                   |            |               | RESER      | RVED             |           |                   |          | 0x00  | 0x00 | 0x00  |
|     | 0x26 |                   |            |               | RESER      | RVED             |           |                   |          | 0x00  | 0x00 | 0x00  |
|     | 0x27 |                   |            |               | RESER      | RVED             |           |                   |          | 0x00  | 0x00 | 0x00  |
|     | 0x28 |                   |            |               | RESER      | RVED             |           |                   |          | 0x00  | 0x00 | 0x00  |
|     | 0x29 |                   |            |               | RESER      | RVED             |           |                   | $\Delta$ | 0x00  | 0x00 | 0x00  |
|     | 0x2A |                   |            |               | RESER      | RVED             |           |                   |          | 0x00  | 0x00 | 0x00  |
|     | 0x2B |                   |            |               | RESER      | RVED             |           |                   |          | 0x00  | 0x00 | 0x00  |
|     | 0x2C |                   |            |               | RESER      | RVED             |           |                   |          | 0x00  | 0x00 | 0x00  |
|     | 0x2D |                   |            |               | RESER      | RVED             |           | $\lambda \lambda$ |          | 0x00  | 0x00 | 0x00  |
| В   | 0x2E |                   |            |               | 0x00       | 0x00             | 0x00      |                   |          |       |      |       |
| Α   | 0x2F |                   |            |               | 0x00       | 0x00             | 0x00      |                   |          |       |      |       |
| N   | 0x30 |                   | RESERVED   |               |            | 0x08             | 0x13      | 0x13              |          |       |      |       |
| κ   | 0x31 |                   | RESERVED   |               |            | $\Delta \lambda$ |           | 0x08              | 0x13     | 0x13  |      |       |
| o   | 0x32 |                   | RESERVED   |               |            |                  |           | 0x08              | 0x13     | 0x13  |      |       |
|     | 0x33 |                   | RESERVED   |               |            |                  | Y_DELAY_4 |                   |          | 0x08  | 0x13 | 0x13  |
|     | 0x34 | ACC_OFF_14        |            | RESERVED      |            | Y                | ACC_GAIN  | _SPD_14           |          | 0x2F  | 0x2F | 0x2F  |
|     | 0x35 | PAL_CM_OFF<br>_14 |            | IF_FIR_SEL_14 | 1          |                  | CLPF_S    | EL_14             |          | 0x01  | 0x82 | 0x02  |
|     | 0x36 | COLOROFF_4        | COLOROFF_3 | COLOROFF_2    | COLOROFF_1 |                  | C_KIL     | L_14              |          | 0x03  | 0x0B | 0x0B  |
|     | 0x37 | FLD_DET_          | MODE_14    | RESE          | ERVED      |                  | NOVID_MO  | DE_B_14           |          | 0x43  | 0x43 | 0x43  |
|     | 0x38 |                   | 1          |               | CTI_GA     | NIN_1            |           |                   |          | 0x0F  | 0x0A | 0x0A  |
|     | 0x39 | . 1               |            | <del></del>   | CTI_GA     | AIN_2            |           |                   |          | 0x0F  | 0x0A | 0x0A  |
|     | 0x3A |                   |            |               | CTI_GA     | AIN_3            |           |                   |          | 0x0F  | 0x0A | 0x0A  |
|     | 0x3B |                   | <u> </u>   |               | CTI_GA     | NIN_4            |           |                   |          | 0x0F  | 0x0A | 0x0A  |
|     | 0x3C | <b>\</b>          |            |               | SATURA     | TION_1           |           |                   |          | 0x80  | 0x80 | 0x80  |
|     | 0x3D | 3                 |            |               | 0x80       | 0x80             | 0x80      |                   |          |       |      |       |
|     | 0x3E |                   |            |               | SATURA     | TION_3           |           |                   |          | 0x80  | 0x80 | 0x80  |
|     | 0x3F |                   |            |               | SATURA     |                  |           |                   |          | 0x80  | 0x80 | 0x80  |
|     | 001  |                   |            |               | - CATORA   |                  |           |                   |          | 5,100 | 500  | 5,,50 |

| ADDRESS | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | Def. | NT | PAL |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|------|----|-----|

|   | 0x40 | HUE_1                                                                 | 0x00 | 0x01 | 0x00 |
|---|------|-----------------------------------------------------------------------|------|------|------|
|   | 0x41 | HUE_2                                                                 | 0x00 | 0x01 | 0x00 |
|   | 0x42 | HUE_3                                                                 | 0x00 | 0x01 | 0x00 |
|   | 0x43 | HUE_4                                                                 | 0x00 | 0x01 | 0x00 |
|   | 0x44 | U_GAIN_1                                                              | 0x00 | 0x00 | 0x00 |
|   | 0x45 | U_GAIN_2                                                              | 0x00 | 0x00 | 0x00 |
|   | 0x46 | U_GAIN_3                                                              | 0x00 | 0x00 | 0x00 |
|   | 0x47 | U_GAIN_4                                                              | 0x00 | 0x00 | 0x00 |
|   | 0x48 | V_GAIN_1                                                              | 0x03 | 0x00 | 0x00 |
|   | 0x49 | V_GAIN_2                                                              | 0x03 | 0x00 | 0x00 |
|   | 0x4A | V_GAIN_3                                                              | 0x03 | 0x00 | 0x00 |
|   | 0x4B | V_GAIN_4                                                              | 0x03 | 0x00 | 0x00 |
|   | 0x4C | U_OFFSET_1                                                            | 0x04 | 0x00 | 0x04 |
|   | 0x4D | U_OFFSET_2                                                            | 0x04 | 0x00 | 0x04 |
| В | 0x4E | U_OFFSET_3                                                            | 0x04 | 0x00 | 0x04 |
| Α | 0x4F | U_OFFSET_4                                                            | 0x04 | 0x00 | 0x04 |
| N | 0x50 | V_OFFSET_1                                                            | 0x04 | 0x00 | 0x04 |
| κ | 0x51 | V_OFFSET_2                                                            | 0x04 | 0x00 | 0x04 |
| o | 0x52 | V_OFFSET_3                                                            | 0x04 | 0x00 | 0x04 |
|   | 0x53 | V_OFFSET_4                                                            | 0x04 | 0x00 | 0x04 |
|   | 0x54 | FLD_INV_4 FLD_INV_3 FLD_INV_2 FLD_INV_1 NOVID_INF_ IN_14 CHID_TYPE_14 | 0x01 | 0xF1 | 0x01 |
|   | 0x55 | CHID_VIN2 CHID_VIN1                                                   | 0x10 | 0x10 | 0x10 |
|   | 0x56 | CHID_VIN4 CHID_VIN3                                                   | 0x32 | 0x32 | 0x32 |
|   | 0x57 | -                                                                     | 0x00 | 0x00 | 0x00 |
|   | 0x58 | H_DELAY_1                                                             | 0x29 | 0xE7 | 0x07 |
|   | 0x59 | H_DELAY_2                                                             | 0x29 | 0xE7 | 0x07 |
|   | 0x5A | H_DELAY_3                                                             | 0x29 | 0xE7 | 0x07 |
|   | 0x5B | H_DELAY_4                                                             | 0x29 | 0xE7 | 0x07 |
|   | 0x5C | V_DELAY_1                                                             | 0x1E | 0x1E | 0x1E |
|   | 0x5D | V_DELAY_2                                                             | 0x1E | 0x1E | 0x1E |
|   | 0x5E | V_DELAY_3                                                             | 0x1E | 0x1E | 0x1E |
|   | 0x5F | V_DELAY_4                                                             | 0x1E | 0x1E | 0x1E |

| AD | ADDRESS [7] [6] [5] |  | [5]        | [4] | [3] | [2] | [1] | [0] | Def. | NT | PAL  |      |
|----|---------------------|--|------------|-----|-----|-----|-----|-----|------|----|------|------|
| В  | 0x60                |  | HBLK_END_1 |     |     |     |     |     |      |    |      | 0x00 |
|    | 0x61                |  | HBLK_END_2 |     |     |     |     |     |      |    | 0x00 | 0x00 |

| Α | 0x62 | HBLK            | END_3           | 0x00 | 0x00 | 0x00 |
|---|------|-----------------|-----------------|------|------|------|
| N | 0x63 | HBLK_           | END_4           | 0x00 | 0x00 | 0x00 |
| κ | 0x64 | VBLK_I          | END_1           | 0x0D | 80x0 | 0x0D |
| o | 0x65 | VBLK_I          | END_2           | 0x0D | 80x0 | 0x0D |
|   | 0x66 | VBLK_I          | END_3           | 0x0D | 0x08 | 0x0D |
|   | 0x67 | VBLK_I          | END_4           | 0x0D | 0x08 | 0x0D |
|   | 0x68 | H_CRO           | P_S_1           | 0x00 | 0x00 | 0x00 |
|   | 0x69 | H_CRO           | P_S_2           | 0x00 | 0x00 | 0x00 |
|   | 0x6A | H_CRO           | P_S_3           | 0x00 | 0x00 | 0x00 |
|   | 0x6B | H_CRO           | P_S_4           | 0x00 | 0x00 | 0x00 |
|   | 0x6C | H_CRO           | P_E_1           | 0x00 | 0x00 | 0x00 |
|   | 0x6D | H_CRO           | P_E_2           | 0x00 | 0x00 | 0x00 |
|   | 0x6E | H_CRO           | P_E_3           | 0x00 | 0x00 | 0x00 |
|   | 0x6F | H_CRO           | P_E_4           | 0x00 | 0x00 | 0x00 |
|   | 0x70 | V_CRO           | P_S_1           | 0x00 | 0x00 | 0x00 |
|   | 0x71 | V_CRO           | P_S_2           | 0x00 | 0x00 | 0x00 |
|   | 0x72 | V_CRO           | P_S_3           | 0x00 | 0x00 | 0x00 |
|   | 0x73 | V_CRO           | P_S_4           | 0x00 | 0x00 | 0x00 |
|   | 0x74 | V_CRO           | P_E_1           | 0x00 | 0x00 | 0x00 |
|   | 0x75 | V_CRO           | P_E_2           | 0x00 | 0x00 | 0x00 |
|   | 0x76 | V_CRO           | P_E_3           | 0x00 | 0x00 | 0x00 |
|   | 0x77 | V_CRO           | P_E_4           | 0x00 | 0x00 | 0x00 |
|   | 0x78 | BGDCOL_2        | BGDCOL_1        | 0x88 | 0x88 | 0x88 |
|   | 0x79 | BGDCOL_4        | BGDCOL_3        | 0x88 | 0x88 | 0x88 |
|   | 0x7A | DATA_OUT_MODE_2 | DATA_OUT_MODE_1 | 0x11 | 0x11 | 0x11 |
|   | 0x7B | DATA_OUT_MODE_4 | DATA_OUT_MODE_3 | 0x11 | 0x11 | 0x11 |
|   | 0x7C |                 |                 | 0x00 | 0x00 | 0x00 |
|   | 0x7D |                 |                 | 0x00 | 0x00 | 0x00 |
|   | 0x7E |                 |                 | 0x00 | 0x00 | 0x00 |
|   | 0x7F |                 |                 | 0x00 | 0x00 | 0x00 |

| ADI | DRESS | [7]    | [6]       | [5]   | [4]   | [3]  | [2]  | [1]       | [0]             | Def. | NT   | PAL  |
|-----|-------|--------|-----------|-------|-------|------|------|-----------|-----------------|------|------|------|
| В   | 0x00  | PD_AAL | PD_AAM    | -     | PD_AD | -    | -    | FILTER_ON | EN_32K_<br>MODE | 0x02 | 0x02 | 0x02 |
| A   | 0x01  |        | AIGA      | IN_02 |       |      |      | 0x00      | 0x88            | 0x88 |      |      |
| N   | 0x02  |        | AIGAIN_04 |       |       |      | AIGA |           | 0x00            | 0x88 | 0x88 |      |
|     | 0x03  |        |           |       | RESE  | RVED |      |           |                 | 0x00 | 0x88 | 0x88 |

| κ | 0x04 |                 |              |         | RESI    | ERVED        |           |         |         | 0x00 | 0x88 | 0x88 |
|---|------|-----------------|--------------|---------|---------|--------------|-----------|---------|---------|------|------|------|
| 1 | 0x05 |                 | RESE         | RVED    |         |              | MIGA      | IN_01   |         | 0x00 | 0x88 | 0x88 |
|   | 0x06 | CAS_PB          | TRANS_MODE   | CAS_4CH | CAS_PIN | RESE         | RVED      | CHIP_   | STAGE   | 0x1B | 0x1B | 0x1B |
|   | 0x07 | RM_MASTER       | RM_CLK       | RM_BI   | TRATE   | RM_SAMRATE   | RM_BITWID | RM_SSP  | RM_SYNC | 0xC8 | 0xC8 | 0xC8 |
|   | 0x08 | RM_BIT_<br>SWAP |              | -       |         | R_ADATSP2    | R_ADATSP  | R_MU    | JLTCH   | 0x03 | 0x03 | 0x03 |
|   | 0x09 | RM_F            | ORMAT        |         | -       | RM_LAW_SEL   |           | -       |         | 0x00 | 0x00 | 0x00 |
|   | 0x0A |                 | R_SE         | Q_02    |         |              | R_SE      | Q_01    |         | 0x10 | 0x10 | 0x10 |
|   | 0x0B |                 | R_SE         | Q_04    |         |              | R_SE      | Q_03    |         | 0x32 | 0x32 | 0x32 |
|   | 0x0C |                 | R_SE         | Q_06    |         |              | R_SE      | Q_05    | 1       | 0x54 | 0x54 | 0x54 |
|   | 0x0D |                 | R_SE         | Q_08    |         |              | R_SE      | Q_07    |         | 0x76 | 0x76 | 0x76 |
|   | 0x0E |                 | R_SE         | Q_10    |         |              | R_SE      | Q_09    | - 1     | 0x98 | 0x98 | 0x98 |
|   | 0x0F |                 | R_SE         | Q_12    |         |              | R_SE      | (Q_11   |         | 0XBA | 0xBA | 0xBA |
|   | 0x10 |                 | R_SEQ_14     |         |         |              | R_SE      | Q_13    | × -     | 0XDC | 0xDC | 0xDC |
|   | 0x11 |                 | R_SEQ_16     |         |         |              | R_SE      | Q_15    |         | 0xFE | 0xFE | 0xFE |
|   | 0x12 | MIC_S           | EQ_04        | MIC_S   | EQ_03   | MIC_S        | EQ_02     | MIC_S   | EQ_01   | 0xE4 | 0xE4 | 0xE4 |
|   | 0x13 | PB_MASTER       | PB_CLK       | PB_BI   | TRATE   | PB_SAMRATE   | PB_BITWID | PB_SSP  | PB_SYNC | 0x08 | 0x08 | 0x08 |
|   | 0x14 | PB_BIT_<br>SWAP |              | -       |         |              | PB_SEL    |         |         |      | 0x00 | 0x00 |
|   | 0x15 | PB_F0           | DRMAT        |         | -       | PB_LAW_SEL   |           |         |         | 0x00 | 0x00 | 0x00 |
|   | 0x16 |                 | MIX_RA       | TIO_02  | 7       |              | MIX_RA    | ATIO_01 |         | 0x88 | 0x88 | 0x88 |
|   | 0x17 |                 | MIX_RA       | TIO_04  |         | >            | MIX_RA    | ATIO_03 |         | 0x88 | 0x88 | 0x88 |
|   | 0x18 |                 | MIX_RA       | TIO_06  |         |              | MIX_RA    | ATIO_05 |         | 0x88 | 0x88 | 0x88 |
|   | 0x19 |                 | MIX_RA       | TIO_08  |         |              | MIX_RA    | ATIO_07 |         | 0x88 | 0x88 | 0x88 |
|   | 0x1A |                 | MIX_RA       | TIO_10  | ,       |              | MIX_RA    | ATIO_09 |         | 0x88 | 0x88 | 0x88 |
|   | 0x1B |                 | MIX_RA       | TIO_12  |         |              | MIX_RA    | ATIO_11 |         | 0x88 | 0x88 | 0x88 |
|   | 0x1C | 4               | MIX_RA       | TIO_14  |         | MIX_RATIO_13 |           |         |         | 0x88 | 0x88 | 0x88 |
|   | 0x1D |                 | MIX_RA       | TIO_16  |         | MIX_RATIO_15 |           |         |         | 0x88 | 0x88 | 0x88 |
|   | 0x1E |                 | MIX_RATIO_M2 |         |         | MIX_RATIO_M1 |           |         |         | 0x88 | 0x88 | 0x88 |
|   | 0x1F |                 | MIX_RATIO_M4 |         |         |              | MIX_RA    | TIO_M3  |         | 0x88 | 0x88 | 0x88 |

| ADI | DRESS | [7] | [6]           | [5] | [4] | [3] | [2]    | [1]     | [0]  | Def. | NT   | PAL  |
|-----|-------|-----|---------------|-----|-----|-----|--------|---------|------|------|------|------|
| В   | 0x20  |     | MIX_RATIO_P2  |     |     |     | MIX_RA | ATIO_P1 |      | 0x88 | 0x88 | 0x88 |
| A   | 0x21  |     | MIX_RATIO_P4  |     |     |     | MIX_RA |         | 0x88 | 0x88 | 0x88 |      |
| N   | 0x22  |     | AOGAIN        |     |     | -   |        |         |      |      | 0x80 | 0x80 |
|     | 0x23  |     | - MIX_DERATIO |     |     |     |        | 0x19    | 0x19 | 0x19 |      |      |

| Κ | 0x24 |             | -             |             |             |                   | L_CH_OUTSEL | -           |                   | 0x18 | 0x18 | 0x18 |
|---|------|-------------|---------------|-------------|-------------|-------------------|-------------|-------------|-------------------|------|------|------|
| 1 | 0x25 |             | -             |             |             |                   | R_CH_OUTSEL | -           |                   | 0x16 | 0x16 | 0x16 |
|   | 0x26 | MIX_MUTE_08 | MIX_MUTE_07   | MIX_MUTE_06 | MIX_MUTE_05 | MIX_MUTE_04       | MIX_MUTE_03 | MIX_MUTE_02 | MIX_MUTE_01       | 0x00 | 0x00 | 0x00 |
|   | 0x27 | MIX_MUTE_16 | MIX_MUTE_15   | MIX_MUTE_14 | MIX_MUTE_13 | MIX_MUTE_12       | MIX_MUTE_11 | MIX_MUTE_10 | MIX_MUTE_09       | 0x00 | 0x00 | 0x00 |
|   | 0x28 | MIX_MUTE_M4 | MIX_MUTE_M3   | MIX_MUTE_M2 | MIX_MUTE_M1 | MIX_MUTE_P4       | MIX_MUTE_P3 | MIX_MUTE_P2 | MIX_MUTE_P1       | 0x00 | 0x00 | 0x00 |
|   | 0x29 | RESERVED    |               | -           |             | ADET_MODE         |             | ADET_FILT   |                   | 0x88 | 0x88 | 0x88 |
|   | 0x2A |             | RESE          | RVED        |             | ADET_04           | ADET_03     | ADET_02     | ADET_01           | 0xFF | 0xFF | 0xFF |
|   | 0x2B | RESERVED    | ADET_M1       |             |             |                   | -           |             | il.               | 0xC0 | 0xC0 | 0xC0 |
|   | 0x2C |             | ADET_         | TH_02       |             |                   | ADET_       | _TH_01      | -                 | 0xAA | 0xAA | 0xAA |
|   | 0x2D |             | ADET_         | _TH_04      |             |                   | ADET_       | _TH_03      |                   | 0xAA | 0xAA | 0xAA |
|   | 0x2E |             |               |             | RESE        | RVED              |             |             | -                 | 0xAA | 0xAA | 0xAA |
|   | 0x2F |             |               |             | RESE        | RVED              |             | ~ (         |                   | 0xAA | 0xAA | 0xAA |
|   | 0x30 |             | RESERVED RES  |             |             |                   | ADET_       | TH_M1       | 7                 | 0xAA | 0xAA | 0xAA |
|   | 0x31 |             | RES           |             |             |                   |             | DC          | CAO               | 0x02 | 0x72 | 0x72 |
|   | 0x32 |             | RES           |             |             | A1                |             |             |                   | 0x00 | 0x00 | 0x00 |
|   | 0x33 |             |               |             | RESE        | RVED              |             | 7           |                   | 0x02 | 0x72 | 0x72 |
|   | 0x34 |             |               |             | RESE        | RESERVED          |             |             |                   |      |      | 0x00 |
|   | 0x35 |             |               |             | - /         | $\langle \rangle$ | 7           |             | DTO_MANUAL<br>_EN | 0x00 | 0x00 | 0x00 |
|   | 0x36 |             |               |             | DTO         | MAX               |             |             |                   | 0x48 | 0x48 | 0x48 |
|   | 0x37 | REC         | C_8K          | PB          | _8K         |                   | -           | RESE        | ERVED             | 0x00 | 0x00 | 0x00 |
|   | 0x38 | RESERVED    | -             | RESERVED    | AUD_SW_RST  | 7                 |             | -           |                   | 0x00 | 0x00 | 0x00 |
|   | 0x39 | RM_DELAY    | PB_DELAY      |             | - )         |                   | RESE        | RVED        |                   | 0x05 | 0x00 | 0x00 |
|   | 0x3A |             | RESE          | RVED        |             |                   | -           | RESE        | ERVED             | 0xA2 | 0xA1 | 0xA1 |
|   | 0x3B |             | RESERVED      |             |             |                   | -           |             | RESERVED          | 0x10 | 0x10 | 0x10 |
|   | 0x3C | Δ.          | RESERVED      |             |             |                   | -           |             | RESERVED          | 0x10 | 0x10 | 0x10 |
|   | 0x3D |             |               | 7           | -           |                   |             |             |                   | 0x00 | 0x00 | 0x00 |
|   | 0x3E |             |               |             |             | RESERVED          |             |             |                   | 0x07 | 0x08 | 0x08 |
|   | 0x3F |             | -<br>RESERVED |             |             |                   |             | -           |                   | 0x00 | 0x00 | 0x00 |
| _ |      |             |               |             |             |                   |             |             |                   |      |      |      |

| ADI | DRESS | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | Def. | NT   | PAL  |
|-----|-------|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|
| В   | 0x40  |     |     |     |     | -   |     |     |     | 0x00 | 0x00 | 0x00 |
| A   | 0x41  |     |     |     |     | -   |     |     |     | 0x00 | 0x00 | 0x00 |
| N   | 0x42  |     |     |     |     | -   |     |     |     | 0x00 | 0x00 | 0x00 |
|     | 0x43  |     |     |     |     | -   |     |     |     | 0x00 | 0x00 | 0x00 |

|   | 0x44 |                                                                                                                                           | DESE             | :PVED    |          | _       |          | DESERVED   |            | 0x11 | 0x14 | 0x14 |
|---|------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------|----------|---------|----------|------------|------------|------|------|------|
| K |      | RESERVED         -         RESERVED           RESERVED         -         RESERVED           -         RESERVED         -         RESERVED |                  |          |          |         |          |            |            |      |      |      |
| 1 | 0x45 | RESERVED                                                                                                                                  |                  | -        | RESERVED | -       |          | RESERVED   |            | 0x00 | 0x01 | 0x01 |
|   | 0x46 |                                                                                                                                           | -                | RESE     | RVED     |         | -        |            | RESERVED   | 0x11 | 0x00 | 0x00 |
|   | 0x47 |                                                                                                                                           | <u>†</u>         |          | RESE     | RVED    |          |            | <u>†</u>   | 0x20 | 0x40 | 0x40 |
|   | 0x48 | -                                                                                                                                         |                  | RESERVED |          |         | -        |            | VPLL_C     | 0x60 | 0x60 | 0x60 |
|   | 0x49 |                                                                                                                                           | -                |          | PLL_OFF  |         | -        | PLL_BP     | PLL_RST    | 0x00 | 0x00 | 0x00 |
|   | 0x4A |                                                                                                                                           | -                | o        | D        |         |          | N          |            | 0x22 | 0x03 | 0x03 |
|   | 0x4B |                                                                                                                                           |                  |          | N        | Л       |          |            |            | 0x20 | 0x10 | 0x10 |
|   | 0x4C |                                                                                                                                           |                  |          | RESE     | RVED    |          |            | 9          | 0x00 | 0x00 | 0x00 |
|   | 0x4D |                                                                                                                                           |                  |          | RESE     | RVED    |          |            |            | 0x00 | 0x00 | 0x00 |
|   | 0x4E |                                                                                                                                           |                  |          | -        |         |          |            | RESERVED   | 0x00 | 0x00 | 0x00 |
|   | 0x4F |                                                                                                                                           |                  |          |          | -       |          | ~ ( )      | 7          | 0x00 | 0x00 | 0x00 |
|   | 0x50 |                                                                                                                                           | BAUD             |          |          |         |          |            | 0x37       | 0x37 | 0x37 |      |
|   | 0x51 |                                                                                                                                           | RBAUD            |          |          |         |          |            | 0x37       | 0x37 | 0x37 |      |
|   | 0x52 |                                                                                                                                           | PELCO_BAUD       |          |          |         |          |            |            | 0x1B | 0x1B | 0x1B |
|   | 0x53 |                                                                                                                                           |                  |          | BL_TX    | ST_01   |          | 7          |            | 0x05 | 0x05 | 0x05 |
|   | 0x54 |                                                                                                                                           |                  | -        |          | /       | BL_T     | XST_02     |            | 0x00 | 0x00 | 0x00 |
|   | 0x55 |                                                                                                                                           |                  |          | BL_RX    | (ST_01  |          |            |            | 0x07 | 0x07 | 0x07 |
|   | 0x56 |                                                                                                                                           |                  | -        |          |         | BL_R     | XST_02     |            | 0x00 | 0x00 | 0x00 |
|   | 0x57 |                                                                                                                                           |                  |          | PELCO_   | TXST_01 |          |            |            | 0x09 | 0x09 | 0x09 |
|   | 0x58 |                                                                                                                                           |                  |          |          | 7       | PELCO_   | _TXST_02   |            | 0x00 | 0x00 | 0x00 |
|   | 0x59 |                                                                                                                                           |                  |          | ) -      |         |          |            | TX_START   | 0x00 | 0x00 | 0x00 |
|   | 0x5A |                                                                                                                                           | - TX_BYTE_LENGTH |          |          |         |          |            | 0x08       | 0x08 | 0x08 |      |
|   | 0x5B | - PACKET_MODE                                                                                                                             |                  |          |          |         | <b>=</b> | 0x06       | 0x06       | 0x06 |      |      |
|   | 0x5C |                                                                                                                                           | - PELCO_CTE      |          |          |         |          | PELCO_CTEN | 0x00       | 0x00 | 0x00 |      |
|   | 0x5D | BL_HSP_01                                                                                                                                 |                  |          |          |         |          |            | 0x46       | 0x46 | 0x46 |      |
|   | 0x5E | AUD_72M - BL_HSP_02                                                                                                                       |                  |          |          |         |          |            |            | 0x00 | 0x00 | 0x00 |
|   | 0x5F |                                                                                                                                           |                  |          | -        |         |          | -          | PELCO_SHOT | 0x00 | 0x00 | 0x00 |

| ADE | DRESS | [7] | [6]        | [5] | [4]   | [3]   | [2] | [1] | [0] | Def. | NT   | PAL  |
|-----|-------|-----|------------|-----|-------|-------|-----|-----|-----|------|------|------|
| В   | 0x60  |     | TX_DATA_01 |     |       |       |     |     |     |      | 0xAA | 0xAA |
| A   | 0x61  |     | TX_DATA_02 |     |       |       |     |     |     |      |      | 0x1C |
| N   | 0x62  |     |            |     | TX_DA | TA_03 |     |     |     | 0x00 | 0x18 | 0x18 |
| K   | 0x63  |     | TX_DATA_04 |     |       |       |     |     |     |      |      | 0xFF |
|     | 0x64  |     | TX_DATA_05 |     |       |       |     |     |     |      | 0xAA | 0xAA |

| 1 | 0x65 | TX_DATA_06                    | 0x3B | 0x3C | 0x3C |
|---|------|-------------------------------|------|------|------|
|   | 0x66 | TX_DATA_07                    | 0x00 | 0xFF | 0xFF |
|   | 0x67 | TX_DATA_08                    | 0x1F | 0xFF | 0xFF |
|   | 0x68 | TX_DATA_09                    | 0xAA | 0xAA | 0xAA |
|   | 0x69 | TX_DATA_10                    | 0x1C | 0x1B | 0x1B |
|   | 0x6A | TX_DATA_11                    | 0x18 | 0x00 | 0x00 |
|   | 0x6B | TX_DATA_12                    | 0xFF | 0x00 | 0x00 |
|   | 0x6C | TX_DATA_13                    | 0xAA | 0xAA | 0xAA |
|   | 0x6D | TX_DATA_14                    | 0x3C | 0x3B | 0x3B |
|   | 0x6E | TX_DATA_15                    | 0xFF | 0x00 | 0x00 |
|   | 0x6F | TX_DATA_16                    | 0xFF | 0x00 | 0x00 |
|   | 0x70 | PELCO_TXDAT_01                | 0xFF | 0x00 | 0x00 |
|   | 0x71 | PELCO_TXDAT_02                | 0x00 | 0x00 | 0x00 |
|   | 0x72 | PELCO_TXDAT_03                | 0xFF | 0x00 | 0x00 |
|   | 0x73 | PELCO_TXDAT_04                | 0x00 | 0x00 | 0x00 |
|   | 0x74 | RX_DATA_01                    | R    | R    | R    |
|   | 0x75 | RX_DATA_02                    | R    | R    | R    |
|   | 0x76 | RX_DATA_03                    | R    | R    | R    |
|   | 0x77 | RX_DATA_04                    | R    | R    | R    |
|   | 0x78 | RX_DATA_05                    | R    | R    | R    |
|   | 0x79 | RX_DATA_06                    | R    | R    | R    |
|   | 0x7A | RX_DATA_07                    | R    | R    | R    |
|   | 0x7B | RX_DATA_08                    | R    | R    | R    |
|   | 0x7C | VSO_INV                       | 0x00 | 0x00 | 0x00 |
|   | 0x7D | HSO_INV                       | 0x00 | 0x00 | 0x00 |
|   | 0x7E | RX_THRESHOLD                  | 0x80 | 0x80 | 0x80 |
|   | 0x7F | Hidden_Even_line_modification | 0x01 | 0x01 | 0x01 |

| AD | DRESS | [7] | [6]        | [5] | [4]  | [3]  | [2] | [1] | [0]  | Def. | NT   | PAL  |
|----|-------|-----|------------|-----|------|------|-----|-----|------|------|------|------|
| В  | 0x80  |     | - RESERVED |     |      |      |     |     | 0x00 | 0x00 | 0x00 |      |
| A  | 0x81  |     | RESERVED   |     |      |      |     |     |      | 0xFF | 0xFF | 0xFF |
| N  | 0x82  |     |            |     | RESE | RVED |     |     |      | 0x00 | 0x00 | 0x00 |
| κ  | 0x83  |     | - RESERVI  |     |      |      |     |     |      |      | 0x00 | 0x00 |
|    | 0x84  |     | - RESERVED |     |      |      |     |     |      | 0x00 | 0x00 | 0x00 |

| 1 | 0x85 |                |           | RESE       | RVED        | 0x00 | 0x00 | 0x00 |
|---|------|----------------|-----------|------------|-------------|------|------|------|
|   | 0x86 | RESERVE        | D         |            |             | 0x06 | 0x00 | 0x00 |
|   | 0x87 | -              |           | RESE       | RVED        | 0x01 | 0x00 | 0x00 |
|   | 0x88 | -              |           |            | RESERVED    | 0x00 | 0x00 | 0x00 |
|   | 0x89 | -              |           |            | RESERVED    | 0x00 | 0x00 | 0x00 |
|   | 0x8A | -              |           |            | RESERVED    | 0x00 | 0x00 | 0x00 |
|   | 0x8B | -              |           | DEVICE_SEL |             | 0x00 | 0x00 | 0x00 |
|   | 0x8C | COAX_OUT_SEL_2 | COAX_OL   | JT_SEL_1   |             | 0x10 | 0x10 | 0x10 |
|   | 0x8D | COAX_OUT_SEL_4 | COAX_OL   | JT_SEL_3   | -           | 0x32 | 0x32 | 0x32 |
|   | 0x8E | RESERVE        | D         |            |             | 0x54 | 0x54 | 0x54 |
|   | 0x8F | RESERVE        | D         |            |             | 0x76 | 0x76 | 0x76 |
|   | 0x90 |                |           | ~^^        | CLEAN       | 0x00 | 0x00 | 0x00 |
|   | 0x91 |                |           | 1          | <b>&gt;</b> | 0x00 | 0x00 | 0x00 |
|   | 0x92 | -              |           |            |             | 0x00 | 0x00 | 0x00 |
|   | 0x93 |                |           |            |             | 0x00 | 0x00 | 0x00 |
|   | 0x94 | RESERVED -     | RESERVED  | 7          |             | 0x00 | 0x00 | 0x00 |
|   | 0x95 | · /            | <u> </u>  |            |             | 0x00 | 0x00 | 0x00 |
|   | 0x96 |                | $\lambda$ |            |             | 0x00 | 0x00 | 0x00 |
|   | 0x97 |                |           |            |             | 0x00 | 0x00 | 0x00 |
|   | 0x98 |                |           |            |             | 0x00 | 0x00 | 0x00 |
|   | 0x99 |                |           |            |             | 0x00 | 0x00 | 0x00 |
|   | 0x9A |                |           |            |             | 0x00 | 0x00 | 0x00 |
|   | 0x9B |                |           |            |             | 0x00 | 0x00 | 0x00 |
|   | 0x9C |                |           |            |             | 0x00 | 0x00 | 0x00 |
|   | 0x9D |                |           |            |             | 0x00 | 0x00 | 0x00 |
|   | 0x9E |                |           |            |             | 0x00 | 0x00 | 0x00 |
|   | 0x9F |                |           |            |             | 0x00 | 0x00 | 0x00 |

| AD | DRESS | [7]     | [6]       | [5]        | [4]      | [3]   | [2]     | [1]     | [0] | Def. | NT   | PAL  |
|----|-------|---------|-----------|------------|----------|-------|---------|---------|-----|------|------|------|
| В  | 0xA0  | BW      | CCIR656   | PATTERN_ON | BLANK_ON | LNFMT | V_ALTER | FSC.    | SEL | 0x2D | 0x00 | 0x0D |
| A  | 0xA1  |         | -         |            | RESERVED |       |         |         |     |      |      | 0x00 |
| N  | 0xA2  | -       | BURST_RST |            | - PAT_NO |       |         |         |     |      |      | 0x47 |
| κ  | 0xA3  | CBYPASS | -         | CFIR       | _NO      | -     |         | YFIL_NO |     | 0x35 | 0x35 | 0x35 |
| 1  | 0xA4  |         | 1         | 1          | Y_GAIN   |       |         |         |     |      | 0x8D | 0x89 |
|    | 0xA5  |         |           |            | U_GAIN   |       |         |         |     |      | 0x85 | 0x95 |

| 0xA6 | V_GAIN    |          | 0x80 | 0x88 | 0x95 |  |
|------|-----------|----------|------|------|------|--|
| 0xA7 | SYNC_GAI  | N        | 0x80 | 0x80 | 0x80 |  |
| 0xA8 | BURST_GA  |          | 0x80 | 0x8C | 0x93 |  |
| 0xA9 | PED_GAIN  |          | 0x80 | 0x80 | 0x80 |  |
| 0xAA | BLANK_LV  |          | 0x80 | 0x80 | 0x80 |  |
| 0xAB | PHASE TUE |          | 0x80 | 0x80 | 0x80 |  |
| 0xAC | H_DELAY   |          | 0x00 | 0x00 | 0x00 |  |
| 0xAD | V_DELAY   |          | 0x00 | 0x00 | 0x00 |  |
| UNAD | V_DEEA1   |          |      |      |      |  |
| 0xAE | -         | YC_ON    | 0x00 | 0x01 | 0x01 |  |
| 0xAF | -         | -        |      |      |      |  |
| 0xB0 | -         | - c      |      |      |      |  |
| 0xB1 | -         |          |      |      |      |  |
| 0xB2 | -         | -        |      |      |      |  |
| 0xB3 | -         |          | 0x00 | 0x00 | 0x00 |  |
| 0xB4 | RESERVE   |          | 0x00 | 0x40 | 0x40 |  |
| 0xB5 | RESERVE   | 0        | 0x00 | 0x30 | 0x30 |  |
| 0xB6 | RESERVE   | 0        | 0x00 | 0x40 | 0x40 |  |
| 0xB7 | RESERVE   |          | 0x00 | 0x30 | 0x30 |  |
| 0xB8 | RESERVE   | 0        | 0x00 | 0x40 | 0x40 |  |
| 0xB9 | RESERVE   | D        | 0x00 | 0x30 | 0x30 |  |
| 0xBA | RESERVE   | D        | 0x00 | 0x40 | 0x40 |  |
| 0xBB | RESERVE   | D        | 0x00 | 0x30 | 0x30 |  |
| 0xBC | MPP_SEL2  | MPP_SEL1 | 0x00 | 0x00 | 0x00 |  |
| 0xBD | MPP_SEL4  | MPP_SEL3 | 0x00 | 0x00 | 0x00 |  |
| 0xBE | MPP_SEL6  | MPP_SEL5 |      |      |      |  |
| 0xBF | MPP_SEL8  | MPP_SEL7 | 0x00 | 0x00 | 0x00 |  |

| ADE | DRESS | [7] | [6]         | [5]    | [4] | [3] | [2]         | [1]    | [0]  | Def. | NT   | PAL  |
|-----|-------|-----|-------------|--------|-----|-----|-------------|--------|------|------|------|------|
| В   | 0xC0  |     | VPORTA      | A_SEQ2 |     |     | VPORT       | A_SEQ1 |      | 0x10 | 0x10 | 0x10 |
| A   | 0xC1  |     | VPORTA_SEQ4 |        |     |     | VPORT       |        | 0x10 | 0x10 | 0x10 |      |
| N   | 0xC2  |     | VPORTB_SEQ2 |        |     |     | VPORTB_SEQ1 |        |      |      |      | 0x32 |
| κ   | 0xC3  |     | VPORT       | B_SEQ4 |     |     |             | 0x32   | 0x32 | 0x32 |      |      |
|     | 0xC4  |     | VPORT       | C_SEQ2 |     |     | VPORT       | C_SEQ1 |      | 0x54 | 0x10 | 0x10 |

| 1 | 0xC5 |                                 | VPORT    | C_SEQ4   |          |            | VPORT      | C_SEQ3                            |            | 0x54 | 0x10 | 0x10 |
|---|------|---------------------------------|----------|----------|----------|------------|------------|-----------------------------------|------------|------|------|------|
|   | 0xC6 |                                 | VPORTI   | D_SEQ2   |          |            | VPORT      | D_SEQ1                            |            | 0x76 | 0x32 | 0x32 |
|   | 0xC7 |                                 | VPORTI   | D_SEQ4   |          |            | VPORT      | D_SEQ3                            |            | 0x76 | 0x32 | 0x32 |
|   | 0xC8 |                                 | CH_OU    | T_SELB   |          |            | CH_OU      | T_SELA                            |            | 0x22 | 0x22 | 0x22 |
|   | 0xC9 |                                 | CH_OU    | T_SELD   |          |            | CH_OU      | T_SELC                            |            | 0x22 | 0x22 | 0x22 |
|   | 0xCA |                                 |          | -        |          | VDO_4_EN   | VDO_3_EN   | VDO_2_EN                          | VDO_1_EN   | 0x00 | 0x0F | 0x0F |
|   | 0xCB |                                 | RESE     | RVED     |          | MPP_INV4   | MPP_INV3   | MPP_INV2                          | MPP_INV1   | 0x00 | 0x00 | 0x00 |
|   | 0xCC |                                 | VCLK_    | 1_SEL    |          |            | VCLK_1_    | DLY_SEL                           | 1          | 0x30 | 0x30 | 0x30 |
|   | 0xCD |                                 | VCLK_    | 2_SEL    |          |            | VCLK_2_    | DLY_SEL                           | 9          | 0x10 | 0x30 | 0x30 |
|   | 0xCE |                                 | VCLK_    | 3_SEL    |          |            | VCLK_3_    | DLY_SEL                           | _          | 0x30 | 0x30 | 0x30 |
|   | 0xCF |                                 | VCLK_    | _4_SEL   |          |            | VCLK_4_    | DLY_SEL                           | -          | 0x10 | 0x30 | 0x30 |
|   | 0xD0 |                                 | RESE     | RVED     |          |            |            | 0x00                              | 0x00       | 0x00 |      |      |
|   | 0xD1 |                                 | -        | RESE     | ERVED    |            |            | RESERVED                          | 0x00       | 0x00 | 0x00 |      |
|   | 0xD2 |                                 |          |          |          | -          |            |                                   | 0x00       | 0x00 | 0x00 |      |
|   | 0xD3 |                                 |          |          |          | -          |            | $\langle \cdot \rangle_{\lambda}$ |            | 0x00 | 0x00 | 0x00 |
|   | 0xD4 |                                 |          |          | RESE     | RVED       |            | 7                                 |            | 0x00 | 0x00 | 0x00 |
|   | 0xD5 |                                 |          |          | -        |            | Y          |                                   | S_CLK_ON   | 0x00 | 0x01 | 0x01 |
|   | 0xD6 | MPP8_DIR                        | MPP7_DIR | MPP6_DIR | MPP5_DIR | MPP4_DIR   | MPP3_DIR   | MPP2_DIR                          | MPP1_DIR   | 0x00 | 0x00 | 0x00 |
|   | 0xD7 |                                 |          |          |          |            |            |                                   |            | 0x00 | 0x00 | 0x00 |
|   | 0xD8 |                                 | RESE     | RVED     |          | NOVID_04   | NOVID_03   | NOVID_02                          | NOVID_01   | R    | R    | R    |
|   | 0xD9 |                                 | RESE     | RVED     |          | MOTION_04  | MOTION_03  | MOTION_02                         | MOTION_01  | R    | R    | R    |
|   | 0xDA |                                 | RESE     | RVED     |          | BLACK_04   | BLACK_03   | BLACK_02                          | BLACK_01   | R    | R    | R    |
|   | 0xDB |                                 | RESE     | RVED     |          | WHITE_04   | WHITE_03   | WHITE_02                          | WHITE_01   | R    | R    | R    |
|   | 0xDC | MUTE_08                         | MUTE_07  | MUTE_06  | MUTE_05  | MUTE_04    | MUTE_03    | MUTE_02                           | MUTE_01    | R    | R    | R    |
|   | 0xDD | MUTE_16 MUTE_15 MUTE_14 MUTE_13 |          |          |          | MUTE_12    | MUTE_11    | MUTE_10                           | MUTE_09    | R    | R    | R    |
|   | 0xDE |                                 |          | -        |          | MUTEMIC_04 | MUTEMIC_03 | MUTEMIC_02                        | MUTEMIC_01 | R    | R    | R    |
|   | 0xDF |                                 |          |          |          | -          |            |                                   |            | 0x00 | 0x00 | 0x00 |

| Α | DD | RESS | [7] | [6]      | [5]  | [4] | [3]        | [2]        | [1]        | [0]        | Def. | NT | PAL |
|---|----|------|-----|----------|------|-----|------------|------------|------------|------------|------|----|-----|
| E | 3  | 0xE0 |     | RESERVED |      |     |            | NOVID_03B  | NOVID_02B  | NOVID_01B  | R    | R  | R   |
| 4 | 4  | 0xE1 |     | RESERVED |      |     | MOTION_04B | MOTION_03B | MOTION_02B | MOTION_01B | R    | R  | R   |
| ^ | v  | 0xE2 |     | RESE     | RVED |     | BLACK_04B  | BLACK_03B  | BLACK_02B  | BLACK_01B  | R    | R  | R   |
|   |    | 0xE3 |     | RESERVED |      |     | WHITE_04B  | WHITE_03B  | WHITE_02B  | WHITE_01B  | R    | R  | R   |

| κ | 0xE4 | MUTE_08B         | MUTE_07B      | MUTE_06B | MUTE_05B   | MUTE_04B    | MUTE_03B    | MUTE_02B    | MUTE_01B    | R    | R    | R    |
|---|------|------------------|---------------|----------|------------|-------------|-------------|-------------|-------------|------|------|------|
| 1 | 0xE5 | MUTE_16B         | MUTE_15B      | MUTE_14B | MUTE_13B   | MUTE_12B    | MUTE_11B    | MUTE_10B    | MUTE_09B    | R    | R    | R    |
|   | 0xE6 |                  |               | -        |            | MUTEMIC_04B | MUTEMIC_03B | MUTEMIC_02B | MUTEMIC_01B | R    | R    | R    |
|   | 0xE7 |                  |               |          |            | -           |             |             |             | 0x00 | 0x00 | 0x00 |
|   | 0xE8 | RD_STATE_<br>CLR |               | -        | STATE_HOLD |             |             | -           |             | 0x90 | 0x10 | 0x10 |
|   | 0xE9 |                  |               | -        | 1          | IRQ_INV     |             | IRQ_SEL     |             | 0x00 | 0x00 | 0x00 |
|   | 0xEA |                  |               |          |            | -           |             |             |             | 0x00 | 0x00 | 0x00 |
|   | 0xEB |                  |               |          |            | -           |             |             |             | 0x00 | 0x00 | 0x00 |
|   | 0xEC |                  | RESE          | RVED     |            | AGC_LOCK_04 | AGC_LOCK_03 | AGC_LOCK_02 | AGC_LOCK_01 | R    | R    | R    |
|   | 0xED |                  | RESE          | RVED     |            | CMP_LOCK_04 | CMP_LOCK_03 | CMP_LOCK_02 | CMP_LOCK_01 | R    | R    | R    |
|   | 0xEE |                  | RESE          | RVED     |            | H_LOCK_04   | H_LOCK_03   | H_LOCK_02   | H_LOCK_01   | R    | R    | R    |
|   | 0xEF | Auto_            | NT_04         | Auto_    | NT_03      | Auto_       | NT_02       | Auto_       | NT_01       | R    | R    | R    |
|   | 0xF0 |                  |               |          | RESE       | ERVED       |             | 1           | 7           | R    | R    | R    |
|   | 0xF1 | FLD              | FLD_04 FLD_03 |          |            |             | 0_02        | FLE         | 0_01        | R    | R    | R    |
|   | 0xF2 |                  |               |          | RESE       | ERVED       |             | ()'         |             | R    | R    | R    |
|   | 0xF3 |                  | RESE          | RVED     |            | BW_04       | BW_03       | BW_02       | BW_08       | R    | R    | R    |
|   | 0xF4 |                  |               |          | DEV_II     | D(0x81)     | N.Y         |             |             | R    | R    | R    |
|   | 0xF5 |                  | RESER         | /ED(0x0) | ,          |             | REV_I       | D(0x0)      |             | R    | R    | R    |
|   | 0xF6 |                  |               |          | CMP_       | VALUE       |             |             |             | R    | R    | R    |
|   | 0xF7 |                  |               |          | AGC_V      | VALUE       |             |             |             | R    | R    | R    |
|   | 0xF8 |                  |               |          |            | 7           | CMP_A       | GC_CH       |             | 0x00 | 0x00 | 0x00 |
|   | 0xF9 |                  |               |          |            | -           |             |             |             | 0x00 | 0x00 | 0x00 |
|   | 0xFA |                  | 4             |          |            | -           |             |             |             | 0x00 | 0x00 | 0x00 |
|   | 0xFB |                  |               |          |            |             |             |             |             | 0x00 | 0x00 | 0x00 |
|   | 0xFC |                  | 1             |          |            | -           |             |             |             | 0x00 | 0x00 | 0x00 |
|   | 0xFD | 4                |               |          |            | -           |             |             |             | 0x00 | 0x00 | 0x00 |
|   | 0xFE |                  |               |          |            | -           |             |             |             | 0x00 | 0x00 | 0x00 |
|   | 0xFF |                  |               | -        |            |             | BAN         | (_SEL       |             | 0x00 | 0x00 | 0x00 |

| ADI | DRESS | [7] | [6]         | [5] | [4] | [3]    | [2]  | [1]    | [0]     | Def. | NT   | PAL  |
|-----|-------|-----|-------------|-----|-----|--------|------|--------|---------|------|------|------|
| В   | 0x00  |     | RESERVED    |     |     | RESE   | RVED | MOTION | _PIC_01 | 0x03 | 0x03 | 0x03 |
| A   | 0x01  |     | MOD_TSEN_01 |     |     |        |      |        |         | 0x60 | 0x60 | 0x60 |
| N   | 0x02  |     | RESERVED    |     |     | RESE   | RVED | MOTION | _PIC_02 | 0x03 | 0x03 | 0x03 |
|     | 0x03  | MOI |             |     |     | SEN_02 |      |        |         | 0x60 | 0x60 | 0x60 |



| κ | 0x04 | RESERVED    | MOTION_OFF<br>03 | RESE     | RVED                                  | MOTION   | _PIC_03  | 0x03 | 0x03 | 0x03 |
|---|------|-------------|------------------|----------|---------------------------------------|----------|----------|------|------|------|
| 2 | 0x05 |             | MOD_T            | SEN_03   |                                       |          |          | 0x60 | 0x60 | 0x60 |
|   | 0x06 | RESERVED    | MOTION_OFF<br>04 | RESE     | RVED                                  | MOTION   | _PIC_04  | 0x03 | 0x03 | 0x03 |
|   | 0x07 |             | MOD_T            | SEN_04   |                                       |          |          | 0x60 | 0x60 | 0x60 |
|   | 0x08 |             | RESE             | RVED     |                                       |          |          | 0x03 | 0x03 | 0x03 |
|   | 0x09 |             | RESE             | RVED     |                                       |          |          | 0x60 | 0x60 | 0x60 |
|   | 0x0A |             | RESE             | RVED     |                                       |          |          | 0x03 | 0x03 | 0x03 |
|   | 0x0B |             | RESE             | RVED     |                                       |          |          | 0x60 | 0x60 | 0x60 |
|   | 0x0C |             | RESE             | RVED     |                                       |          | -        | 0x03 | 0x03 | 0x03 |
|   | 0x0D |             | RESE             | RVED     |                                       |          |          | 0x60 | 0x60 | 0x60 |
|   | 0x0E |             | RESE             | RVED     |                                       |          |          | 0x03 | 0x03 | 0x03 |
|   | 0x0F |             | RESE             | RVED     |                                       | ~( )     |          | 0x60 | 0x60 | 0x60 |
|   | 0x10 | MOD_PSEN_01 | MOD_PSEN_02      | MOD_P    | SEN_04                                | 0x00     | 0x00     | 0x00 |      |      |
|   | 0x11 |             | RESE             | RVED     |                                       | 0x00     | 0x00     | 0x00 |      |      |
|   | 0x12 | RESE        | RVED             | H960_CH4 | H960_CH3                              | H960_CH2 | H960_CH1 | 0x00 | 0xFF | 0xFF |
|   | 0x13 |             | -                |          | RESE                                  | RVED     |          | 0x00 | 0x00 | 0x00 |
|   | 0x14 |             | RESE             | RVED     | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |          |          | 0x00 | 0xC0 | 0xC0 |
|   | 0x15 |             | RESE             | RVED     |                                       |          |          | 0x00 | 0x00 | 0x00 |
|   | 0x16 |             |                  | 7        |                                       |          |          | 0x00 | 0x00 | 0x00 |
|   | 0x17 |             |                  | >        |                                       |          |          | 0x00 | 0x00 | 0x00 |
|   | 0x18 |             |                  | -        |                                       |          |          | 0x00 | 0x00 | 0x00 |
|   | 0x19 |             |                  | -        |                                       |          |          | 0x00 | 0x00 | 0x00 |
|   | 0x1A |             |                  | -        |                                       |          |          | 0x00 | 0x00 | 0x00 |
|   | 0x1B | •           |                  |          |                                       |          |          |      | 0x00 | 0x00 |
|   | 0x1C |             |                  |          |                                       |          |          |      |      | 0x00 |
|   | 0x1D |             |                  |          |                                       |          |          |      |      |      |
|   | 0x1E | 7           |                  | -        |                                       |          |          | 0x00 | 0x00 | 0x00 |
|   | 0x1F |             |                  | -        |                                       |          |          | 0x00 | 0x00 | 0x00 |

| AD | DRESS | [7]        | [6]        | [5]        | [4]        | [3]        | [2]        | [1]        | [0]        | Def. | NT   | PAL  |
|----|-------|------------|------------|------------|------------|------------|------------|------------|------------|------|------|------|
| В  | 0x20  | CH1_MOD_01 | CH1_MOD_02 | CH1_MOD_03 | CH1_MOD_04 | CH1_MOD_05 | CH1_MOD_06 | CH1_MOD_07 | CH1_MOD_08 | 0xFF | 0xFF | 0xFF |
| A  | 0x21  | CH1_MOD_09 | CH1_MOD_10 | CH1_MOD_11 | CH1_MOD_12 | CH1_MOD_13 | CH1_MOD_14 | CH1_MOD_15 | CH1_MOD_16 | 0xFF | 0xFF | 0xFF |
| N  | 0x22  | CH1_MOD_17 | CH1_MOD_18 | CH1_MOD_19 | CH1_MOD_20 | CH1_MOD_21 | CH1_MOD_22 | CH1_MOD_23 | CH1_MOD_24 | 0xFF | 0xFF | 0xFF |
| κ  | 0x23  | CH1_MOD_25 | CH1_MOD_26 | CH1_MOD_27 | CH1_MOD_28 | CH1_MOD_29 | CH1_MOD_30 | CH1_MOD_31 | CH1_MOD_32 | 0xFF | 0xFF | 0xFF |

|   | 0x24 | CH1_MOD_33  | CH1_MOD_34  | CH1_MOD_35  | CH1_MOD_36  | CH1_MOD_37  | CH1_MOD_38  | CH1_MOD_39  | CH1_MOD_40  | 0xFF | 0xFF | 0xFF |
|---|------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------|------|------|
|   | 0x25 | CH1_MOD_41  | CH1_MOD_42  | CH1_MOD_43  | CH1_MOD_44  | CH1_MOD_45  | CH1_MOD_46  | CH1_MOD_47  | CH1_MOD_48  | 0xFF | 0xFF | 0xFF |
|   | 0x26 | CH1_MOD_49  | CH1_MOD_50  | CH1_MOD_51  | CH1_MOD_52  | CH1_MOD_53  | CH1_MOD_54  | CH1_MOD_55  | CH1_MOD_56  | 0xFF | 0xFF | 0xFF |
| Ì | 0x27 | CH1_MOD_57  | CH1_MOD_58  | CH1_MOD_59  | CH1_MOD_60  | CH1_MOD_61  | CH1_MOD_62  | CH1_MOD_63  | CH1_MOD_64  | 0xFF | 0xFF | 0xFF |
|   | 0x28 | CH1_MOD_65  | CH1_MOD_66  | CH1_MOD_67  | CH1_MOD_68  | CH1_MOD_69  | CH1_MOD_70  | CH1_MOD_71  | CH1_MOD_72  | 0xFF | 0xFF | 0xFF |
|   | 0x29 | CH1_MOD_73  | CH1_MOD_74  | CH1_MOD_75  | CH1_MOD_76  | CH1_MOD_77  | CH1_MOD_78  | CH1_MOD_79  | CH1_MOD_80  | 0xFF | 0xFF | 0xFF |
|   | 0x2A | CH1_MOD_81  | CH1_MOD_82  | CH1_MOD_83  | CH1_MOD_84  | CH1_MOD_85  | CH1_MOD_86  | CH1_MOD_87  | CH1_MOD_88  | 0xFF | 0xFF | 0xFF |
|   | 0x2B | CH1_MOD_89  | CH1_MOD_90  | CH1_MOD_91  | CH1_MOD_92  | CH1_MOD_93  | CH1_MOD_94  | CH1_MOD_95  | CH1_MOD_96  | 0xFF | 0xFF | 0xFF |
|   | 0x2C | CH1_MOD_97  | CH1_MOD_98  | CH1_MOD_99  | CH1_MOD_100 | CH1_MOD_101 | CH1_MOD_102 | CH1_MOD_103 | CH1_MOD_104 | 0xFF | 0xFF | 0xFF |
|   | 0x2D | CH1_MOD_105 | CH1_MOD_106 | CH1_MOD_107 | CH1_MOD_108 | CH1_MOD_109 | CH1_MOD_110 | CH1_MOD_111 | CH1_MOD_112 | 0xFF | 0xFF | 0xFF |
|   | 0x2E | CH1_MOD_113 | CH1_MOD_114 | CH1_MOD_115 | CH1_MOD_116 | CH1_MOD_117 | CH1_MOD_118 | CH1_MOD_119 | CH1_MOD_120 | 0xFF | 0xFF | 0xFF |
|   | 0x2F | CH1_MOD_121 | CH1_MOD_122 | CH1_MOD_123 | CH1_MOD_124 | CH1_MOD_125 | CH1_MOD_126 | CH1_MOD_127 | CH1_MOD_128 | 0xFF | 0xFF | 0xFF |
|   | 0x30 | CH1_MOD_129 | CH1_MOD_130 | CH1_MOD_131 | CH1_MOD_132 | CH1_MOD_133 | CH1_MOD_134 | CH1_MOD_135 | CH1_MOD_136 | 0xFF | 0xFF | 0xFF |
|   | 0x31 | CH1_MOD_137 | CH1_MOD_138 | CH1_MOD_139 | CH1_MOD_140 | CH1_MOD_141 | CH1_MOD_142 | CH1_MOD_143 | CH1_MOD_144 | 0xFF | 0xFF | 0xFF |
|   | 0x32 | CH1_MOD_145 | CH1_MOD_146 | CH1_MOD_147 | CH1_MOD_148 | CH1_MOD_149 | CH1_MOD_150 | CH1_MOD_151 | CH1_MOD_152 | 0xFF | 0xFF | 0xFF |
|   | 0x33 | CH1_MOD_153 | CH1_MOD_154 | CH1_MOD_155 | CH1_MOD_156 | CH1_MOD_157 | CH1_MOD_158 | CH1_MOD_159 | CH1_MOD_160 | 0xFF | 0xFF | 0xFF |
|   | 0x34 | CH1_MOD_161 | CH1_MOD_162 | CH1_MOD_163 | CH1_MOD_164 | CH1_MOD_165 | CH1_MOD_166 | CH1_MOD_167 | CH1_MOD_168 | 0xFF | 0xFF | 0xFF |
|   | 0x35 | CH1_MOD_169 | CH1_MOD_170 | CH1_MOD_171 | CH1_MOD_172 | CH1_MOD_173 | CH1_MOD_174 | CH1_MOD_175 | CH1_MOD_176 | 0xFF | 0xFF | 0xFF |
|   | 0x36 | CH1_MOD_177 | CH1_MOD_178 | CH1_MOD_179 | CH1_MOD_180 | CH1_MOD_181 | CH1_MOD_182 | CH1_MOD_183 | CH1_MOD_184 | 0xFF | 0xFF | 0xFF |
|   | 0x37 | CH1_MOD_185 | CH1_MOD_186 | CH1_MOD_187 | CH1_MOD_188 | CH1_MOD_189 | CH1_MOD_190 | CH1_MOD_191 | CH1_MOD_192 | 0xFF | 0xFF | 0xFF |
|   | 0x38 | CH2_MOD_01  | CH2_MOD_02  | CH2_MOD_03  | CH2_MOD_04  | CH2_MOD_05  | CH2_MOD_06  | CH2_MOD_07  | CH2_MOD_08  | 0xFF | 0xFF | 0xFF |
|   | 0x39 | CH2_MOD_09  | CH2_MOD_10  | CH2_MOD_11  | CH2_MOD_12  | CH2_MOD_13  | CH2_MOD_14  | CH2_MOD_15  | CH2_MOD_16  | 0xFF | 0xFF | 0xFF |
|   | 0x3A | CH2_MOD_17  | CH2_MOD_18  | CH2_MOD_19  | CH2_MOD_20  | CH2_MOD_21  | CH2_MOD_22  | CH2_MOD_23  | CH2_MOD_24  | 0xFF | 0xFF | 0xFF |
|   | 0x3B | CH2_MOD_25  | CH2_MOD_26  | CH2_MOD_27  | CH2_MOD_28  | CH2_MOD_29  | CH2_MOD_30  | CH2_MOD_31  | CH2_MOD_32  | 0xFF | 0xFF | 0xFF |
|   | 0x3C | CH2_MOD_33  | CH2_MOD_34  | CH2_MOD_35  | CH2_MOD_36  | CH2_MOD_37  | CH2_MOD_38  | CH2_MOD_39  | CH2_MOD_40  | 0xFF | 0xFF | 0xFF |
|   | 0x3D | CH2_MOD_41  | CH2_MOD_42  | CH2_MOD_43  | CH2_MOD_44  | CH2_MOD_45  | CH2_MOD_46  | CH2_MOD_47  | CH2_MOD_48  | 0xFF | 0xFF | 0xFF |
|   | 0x3E | CH2_MOD_49  | CH2_MOD_50  | CH2_MOD_51  | CH2_MOD_52  | CH2_MOD_53  | CH2_MOD_54  | CH2_MOD_55  | CH2_MOD_56  | 0xFF | 0xFF | 0xFF |
|   | 0x3F | CH2_MOD_57  | CH2_MOD_58  | CH2_MOD_59  | CH2_MOD_60  | CH2_MOD_61  | CH2_MOD_62  | CH2_MOD_63  | CH2_MOD_64  | 0xFF | 0xFF | 0xFF |
|   |      |             |             |             |             |             |             |             |             |      |      |      |

| Α | DDRESS | [7]        | [6]        | [5]        | [4]        | [3]        | [2]        | [1]        | [0]        | Def. | NT   | PAL  |
|---|--------|------------|------------|------------|------------|------------|------------|------------|------------|------|------|------|
| E | 0x40   | CH2_MOD_65 | CH2_MOD_66 | CH2_MOD_67 | CH2_MOD_68 | CH2_MOD_69 | CH2_MOD_70 | CH2_MOD_71 | CH2_MOD_72 | 0xFF | 0xFF | 0xFF |
| 4 | 0x41   | CH2_MOD_73 | CH2_MOD_74 | CH2_MOD_75 | CH2_MOD_76 | CH2_MOD_77 | CH2_MOD_78 | CH2_MOD_79 | CH2_MOD_80 | 0xFF | 0xFF | 0xFF |
| ٨ | 0x42   | CH2_MOD_81 | CH2_MOD_82 | CH2_MOD_83 | CH2_MOD_84 | CH2_MOD_85 | CH2_MOD_86 | CH2_MOD_87 | CH2_MOD_88 | 0xFF | 0xFF | 0xFF |
|   | 0x43   | CH2_MOD_89 | CH2_MOD_90 | CH2_MOD_91 | CH2_MOD_92 | CH2_MOD_93 | CH2_MOD_94 | CH2_MOD_95 | CH2_MOD_96 | 0xFF | 0xFF | 0xFF |

| κ | 0x44 | CH2_MOD_97  | CH2_MOD_98  | CH2_MOD_99  | CH2_MOD_100 | CH2_MOD_101 | CH2_MOD_102 | CH2_MOD_103 | CH2_MOD_104 | 0xFF | 0xFF | 0xFF |
|---|------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------|------|------|
| 2 | 0x45 | CH2_MOD_105 | CH2_MOD_106 | CH2_MOD_107 | CH2_MOD_108 | CH2_MOD_109 | CH2_MOD_110 | CH2_MOD_111 | CH2_MOD_112 | 0xFF | 0xFF | 0xFF |
|   | 0x46 | CH2_MOD_113 | CH2_MOD_114 | CH2_MOD_115 | CH2_MOD_116 | CH2_MOD_117 | CH2_MOD_118 | CH2_MOD_119 | CH2_MOD_120 | 0xFF | 0xFF | 0xFF |
|   | 0x47 | CH2_MOD_121 | CH2_MOD_122 | CH2_MOD_123 | CH2_MOD_124 | CH2_MOD_125 | CH2_MOD_126 | CH2_MOD_127 | CH2_MOD_128 | 0xFF | 0xFF | 0xFF |
|   | 0x48 | CH2_MOD_129 | CH2_MOD_130 | CH2_MOD_131 | CH2_MOD_132 | CH2_MOD_133 | CH2_MOD_134 | CH2_MOD_135 | CH2_MOD_136 | 0xFF | 0xFF | 0xFF |
|   | 0x49 | CH2_MOD_137 | CH2_MOD_138 | CH2_MOD_139 | CH2_MOD_140 | CH2_MOD_141 | CH2_MOD_142 | CH2_MOD_143 | CH2_MOD_144 | 0xFF | 0xFF | 0xFF |
|   | 0x4A | CH2_MOD_145 | CH2_MOD_146 | CH2_MOD_147 | CH2_MOD_148 | CH2_MOD_149 | CH2_MOD_150 | CH2_MOD_151 | CH2_MOD_152 | 0xFF | 0xFF | 0xFF |
|   | 0x4B | CH2_MOD_153 | CH2_MOD_154 | CH2_MOD_155 | CH2_MOD_156 | CH2_MOD_157 | CH2_MOD_158 | CH2_MOD_159 | CH2_MOD_160 | 0xFF | 0xFF | 0xFF |
|   | 0x4C | CH2_MOD_161 | CH2_MOD_162 | CH2_MOD_163 | CH2_MOD_164 | CH2_MOD_165 | CH2_MOD_166 | CH2_MOD_167 | CH2_MOD_168 | 0xFF | 0xFF | 0xFF |
|   | 0x4D | CH2_MOD_169 | CH2_MOD_170 | CH2_MOD_171 | CH2_MOD_172 | CH2_MOD_173 | CH2_MOD_174 | CH2_MOD_175 | CH2_MOD_176 | 0xFF | 0xFF | 0xFF |
|   | 0x4E | CH2_MOD_177 | CH2_MOD_178 | CH2_MOD_179 | CH2_MOD_180 | CH2_MOD_181 | CH2_MOD_182 | CH2_MOD_183 | CH2_MOD_184 | 0xFF | 0xFF | 0xFF |
|   | 0x4F | CH2_MOD_185 | CH2_MOD_186 | CH2_MOD_187 | CH2_MOD_188 | CH2_MOD_189 | CH2_MOD_190 | CH2_MOD_191 | CH2_MOD_192 | 0xFF | 0xFF | 0xFF |
|   | 0x50 | CH3_MOD_01  | CH3_MOD_02  | CH3_MOD_03  | CH3_MOD_04  | CH3_MOD_05  | CH3_MOD_06  | CH3_MOD_07  | CH3_MOD_08  | 0xFF | 0xFF | 0xFF |
|   | 0x51 | CH3_MOD_09  | CH3_MOD_10  | CH3_MOD_11  | CH3_MOD_12  | CH3_MOD_13  | CH3_MOD_14  | CH3_MOD_15  | CH3_MOD_16  | 0xFF | 0xFF | 0xFF |
|   | 0x52 | CH3_MOD_17  | CH3_MOD_18  | CH3_MOD_19  | CH3_MOD_20  | CH3_MOD_21  | CH3_MOD_22  | CH3_MOD_23  | CH3_MOD_24  | 0xFF | 0xFF | 0xFF |
|   | 0x53 | CH3_MOD_25  | CH3_MOD_26  | CH3_MOD_27  | CH3_MOD_28  | CH3_MOD_29  | CH3_MOD_30  | CH3_MOD_31  | CH3_MOD_32  | 0xFF | 0xFF | 0xFF |
|   | 0x54 | CH3_MOD_33  | CH3_MOD_34  | CH3_MOD_35  | CH3_MOD_36  | CH3_MOD_37  | CH3_MOD_38  | CH3_MOD_39  | CH3_MOD_40  | 0xFF | 0xFF | 0xFF |
|   | 0x55 | CH3_MOD_41  | CH3_MOD_42  | CH3_MOD_43  | CH3_MOD_44  | CH3_MOD_45  | CH3_MOD_46  | CH3_MOD_47  | CH3_MOD_48  | 0xFF | 0xFF | 0xFF |
|   | 0x56 | CH3_MOD_49  | CH3_MOD_50  | CH3_MOD_51  | CH3_MOD_52  | CH3_MOD_53  | CH3_MOD_54  | CH3_MOD_55  | CH3_MOD_56  | 0xFF | 0xFF | 0xFF |
|   | 0x57 | CH3_MOD_57  | CH3_MOD_58  | CH3_MOD_59  | CH3_MOD_60  | CH3_MOD_61  | CH3_MOD_62  | CH3_MOD_63  | CH3_MOD_64  | 0xFF | 0xFF | 0xFF |
|   | 0x58 | CH3_MOD_65  | CH3_MOD_66  | CH3_MOD_67  | CH3_MOD_68  | CH3_MOD_69  | CH3_MOD_70  | CH3_MOD_71  | CH3_MOD_72  | 0xFF | 0xFF | 0xFF |
|   | 0x59 | CH3_MOD_73  | CH3_MOD_74  | CH3_MOD_75  | CH3_MOD_76  | CH3_MOD_77  | CH3_MOD_78  | CH3_MOD_79  | CH3_MOD_80  | 0xFF | 0xFF | 0xFF |
|   | 0x5A | CH3_MOD_81  | CH3_MOD_82  | CH3_MOD_83  | CH3_MOD_84  | CH3_MOD_85  | CH3_MOD_86  | CH3_MOD_87  | CH3_MOD_88  | 0xFF | 0xFF | 0xFF |
|   | 0x5B | CH3_MOD_89  | CH3_MOD_90  | CH3_MOD_91  | CH3_MOD_92  | CH3_MOD_93  | CH3_MOD_94  | CH3_MOD_95  | CH3_MOD_96  | 0xFF | 0xFF | 0xFF |
|   | 0x5C | CH3_MOD_97  | CH3_MOD_98  | CH3_MOD_99  | CH3_MOD_100 | CH3_MOD_101 | CH3_MOD_102 | CH3_MOD_103 | CH3_MOD_104 | 0xFF | 0xFF | 0xFF |
|   | 0x5D | CH3_MOD_105 | CH3_MOD_106 | CH3_MOD_107 | CH3_MOD_108 | CH3_MOD_109 | CH3_MOD_110 | CH3_MOD_111 | CH3_MOD_112 | 0xFF | 0xFF | 0xFF |
|   | 0x5E | CH3_MOD_113 | CH3_MOD_114 | CH3_MOD_115 | CH3_MOD_116 | CH3_MOD_117 | CH3_MOD_118 | CH3_MOD_119 | CH3_MOD_120 | 0xFF | 0xFF | 0xFF |
|   | 0x5F | CH3_MOD_121 | CH3_MOD_122 | CH3_MOD_123 | CH3_MOD_124 | CH3_MOD_125 | CH3_MOD_126 | CH3_MOD_127 | CH3_MOD_128 | 0xFF | 0xFF | 0xFF |
|   |      |             |             |             |             |             |             |             |             |      |      |      |

| A | DD | RESS | [7]         | [6]         | [5]         | [4]         | [3]         | [2]         | [1]         | [0]         | Def. | NT   | PAL  |
|---|----|------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------|------|------|
| E | В  | 0x60 | CH3_MOD_129 | CH3_MOD_130 | CH3_MOD_131 | CH3_MOD_132 | CH3_MOD_133 | CH3_MOD_134 | CH3_MOD_135 | CH3_MOD_136 | 0xFF | 0xFF | 0xFF |
| , | 4  | 0x61 | CH3_MOD_137 | CH3_MOD_138 | CH3_MOD_139 | CH3_MOD_140 | CH3_MOD_141 | CH3_MOD_142 | CH3_MOD_143 | CH3_MOD_144 | 0xFF | 0xFF | 0xFF |
| , | v  | 0x62 | CH3_MOD_145 | CH3_MOD_146 | CH3_MOD_147 | CH3_MOD_148 | CH3_MOD_149 | CH3_MOD_150 | CH3_MOD_151 | CH3_MOD_152 | 0xFF | 0xFF | 0xFF |
|   |    | 0x63 | CH3_MOD_153 | CH3_MOD_154 | CH3_MOD_155 | CH3_MOD_156 | CH3_MOD_157 | CH3_MOD_158 | CH3_MOD_159 | CH3_MOD_160 | 0xFF | 0xFF | 0xFF |



|   |      |             |             |             | ı           |             |             |             |             |      |      |      |
|---|------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------|------|------|
| κ | 0x64 | CH3_MOD_161 | CH3_MOD_162 | CH3_MOD_163 | CH3_MOD_164 | CH3_MOD_165 | CH3_MOD_166 | CH3_MOD_167 | CH3_MOD_168 | 0xFF | 0xFF | 0xFF |
| 2 | 0x65 | CH3_MOD_169 | CH3_MOD_170 | CH3_MOD_171 | CH3_MOD_172 | CH3_MOD_173 | CH3_MOD_174 | CH3_MOD_175 | CH3_MOD_176 | 0xFF | 0xFF | 0xFF |
|   | 0x66 | CH3_MOD_177 | CH3_MOD_178 | CH3_MOD_179 | CH3_MOD_180 | CH3_MOD_181 | CH3_MOD_182 | CH3_MOD_183 | CH3_MOD_184 | 0xFF | 0xFF | 0xFF |
|   | 0x67 | CH3_MOD_185 | CH3_MOD_186 | CH3_MOD_187 | CH3_MOD_188 | CH3_MOD_189 | CH3_MOD_190 | CH3_MOD_191 | CH3_MOD_192 | 0xFF | 0xFF | 0xFF |
|   | 0x68 | CH4_MOD_01  | CH4_MOD_02  | CH4_MOD_03  | CH4_MOD_04  | CH4_MOD_05  | CH4_MOD_06  | CH4_MOD_07  | CH4_MOD_08  | 0xFF | 0xFF | 0xFF |
|   | 0x69 | CH4_MOD_09  | CH4_MOD_10  | CH4_MOD_11  | CH4_MOD_12  | CH4_MOD_13  | CH4_MOD_14  | CH4_MOD_15  | CH4_MOD_16  | 0xFF | 0xFF | 0xFF |
|   | 0x6A | CH4_MOD_17  | CH4_MOD_18  | CH4_MOD_19  | CH4_MOD_20  | CH4_MOD_21  | CH4_MOD_22  | CH4_MOD_23  | CH4_MOD_24  | 0xFF | 0xFF | 0xFF |
|   | 0x6B | CH4_MOD_25  | CH4_MOD_26  | CH4_MOD_27  | CH4_MOD_28  | CH4_MOD_29  | CH4_MOD_30  | CH4_MOD_31  | CH4_MOD_32  | 0xFF | 0xFF | 0xFF |
|   | 0x6C | CH4_MOD_33  | CH4_MOD_34  | CH4_MOD_35  | CH4_MOD_36  | CH4_MOD_37  | CH4_MOD_38  | CH4_MOD_39  | CH4_MOD_40  | 0xFF | 0xFF | 0xFF |
|   | 0x6D | CH4_MOD_41  | CH4_MOD_42  | CH4_MOD_43  | CH4_MOD_44  | CH4_MOD_45  | CH4_MOD_46  | CH4_MOD_47  | CH4_MOD_48  | 0xFF | 0xFF | 0xFF |
|   | 0x6E | CH4_MOD_49  | CH4_MOD_50  | CH4_MOD_51  | CH4_MOD_52  | CH4_MOD_53  | CH4_MOD_54  | CH4_MOD_55  | CH4_MOD_56  | 0xFF | 0xFF | 0xFF |
|   | 0x6F | CH4_MOD_57  | CH4_MOD_58  | CH4_MOD_59  | CH4_MOD_60  | CH4_MOD_61  | CH4_MOD_62  | CH4_MOD_63  | CH4_MOD_64  | 0xFF | 0xFF | 0xFF |
|   | 0x70 | CH4_MOD_65  | CH4_MOD_66  | CH4_MOD_67  | CH4_MOD_68  | CH4_MOD_69  | CH4_MOD_70  | CH4_MOD_71  | CH4_MOD_72  | 0xFF | 0xFF | 0xFF |
|   | 0x71 | CH4_MOD_73  | CH4_MOD_74  | CH4_MOD_75  | CH4_MOD_76  | CH4_MOD_77  | CH4_MOD_78  | CH4_MOD_79  | CH4_MOD_80  | 0xFF | 0xFF | 0xFF |
|   | 0x72 | CH4_MOD_81  | CH4_MOD_82  | CH4_MOD_83  | CH4_MOD_84  | CH4_MOD_85  | CH4_MOD_86  | CH4_MOD_87  | CH4_MOD_88  | 0xFF | 0xFF | 0xFF |
|   | 0x73 | CH4_MOD_89  | CH4_MOD_90  | CH4_MOD_91  | CH4_MOD_92  | CH4_MOD_93  | CH4_MOD_94  | CH4_MOD_95  | CH4_MOD_96  | 0xFF | 0xFF | 0xFF |
|   | 0x74 | CH4_MOD_97  | CH4_MOD_98  | CH4_MOD_99  | CH4_MOD_100 | CH4_MOD_101 | CH4_MOD_102 | CH4_MOD_103 | CH4_MOD_104 | 0xFF | 0xFF | 0xFF |
|   | 0x75 | CH4_MOD_105 | CH4_MOD_106 | CH4_MOD_107 | CH4_MOD_108 | CH4_MOD_109 | CH4_MOD_110 | CH4_MOD_111 | CH4_MOD_112 | 0xFF | 0xFF | 0xFF |
|   | 0x76 | CH4_MOD_113 | CH4_MOD_114 | CH4_MOD_115 | CH4_MOD_116 | CH4_MOD_117 | CH4_MOD_118 | CH4_MOD_119 | CH4_MOD_120 | 0xFF | 0xFF | 0xFF |
|   | 0x77 | CH4_MOD_121 | CH4_MOD_122 | CH4_MOD_123 | CH4_MOD_124 | CH4_MOD_125 | CH4_MOD_126 | CH4_MOD_127 | CH4_MOD_128 | 0xFF | 0xFF | 0xFF |
|   | 0x78 | CH4_MOD_129 | CH4_MOD_130 | CH4_MOD_131 | CH4_MOD_132 | CH4_MOD_133 | CH4_MOD_134 | CH4_MOD_135 | CH4_MOD_136 | 0xFF | 0xFF | 0xFF |
|   | 0x79 | CH4_MOD_137 | CH4_MOD_138 | CH4_MOD_139 | CH4_MOD_140 | CH4_MOD_141 | CH4_MOD_142 | CH4_MOD_143 | CH4_MOD_144 | 0xFF | 0xFF | 0xFF |
|   | 0x7A | CH4_MOD_145 | CH4_MOD_146 | CH4_MOD_147 | CH4_MOD_148 | CH4_MOD_149 | CH4_MOD_150 | CH4_MOD_151 | CH4_MOD_152 | 0xFF | 0xFF | 0xFF |
|   | 0x7B | CH4_MOD_153 | CH4_MOD_154 | CH4_MOD_155 | CH4_MOD_156 | CH4_MOD_157 | CH4_MOD_158 | CH4_MOD_159 | CH4_MOD_160 | 0xFF | 0xFF | 0xFF |
|   | 0x7C | CH4_MOD_161 | CH4_MOD_162 | CH4_MOD_163 | CH4_MOD_164 | CH4_MOD_165 | CH4_MOD_166 | CH4_MOD_167 | CH4_MOD_168 | 0xFF | 0xFF | 0xFF |
|   | 0x7D | CH4_MOD_169 | CH4_MOD_170 | CH4_MOD_171 | CH4_MOD_172 | CH4_MOD_173 | CH4_MOD_174 | CH4_MOD_175 | CH4_MOD_176 | 0xFF | 0xFF | 0xFF |
|   | 0x7E | CH4_MOD_177 | CH4_MOD_178 | CH4_MOD_179 | CH4_MOD_180 | CH4_MOD_181 | CH4_MOD_182 | CH4_MOD_183 | CH4_MOD_184 | 0xFF | 0xFF | 0xFF |
|   | 0x7F | CH4_MOD_185 | CH4_MOD_186 | CH4_MOD_187 | CH4_MOD_188 | CH4_MOD_189 | CH4_MOD_190 | CH4_MOD_191 | CH4_MOD_192 | 0xFF | 0xFF | 0xFF |
|   |      |             |             |             |             |             |             |             |             |      |      |      |

| ADE | DRESS | [7] | [6]      | [5] | [4]  | [3]  | [2] | [1] | [0] | Def. | NT   | PAL  |
|-----|-------|-----|----------|-----|------|------|-----|-----|-----|------|------|------|
| В   | 0xE0  |     | RESERVED |     |      |      |     |     |     |      |      |      |
| A   | 0xE1  |     | RESERVED |     |      |      |     |     |     |      |      |      |
| N   | 0xE2  |     |          |     | RESE | RVED |     |     |     | 0xA0 | 0x00 | 0x00 |
|     | 0xE3  |     |          |     | RESE | RVED |     |     |     | 0xA0 | 0x00 | 0x00 |



|   | _    |      |          |      |      |      |
|---|------|------|----------|------|------|------|
| κ | 0xE4 | RESE | RVED     | 0xA0 | 0x00 | 0x00 |
| 2 | 0xE5 | RESE | RVED     | 0xA0 | 0x00 | 0x00 |
|   | 0xE6 | RESE | RVED     | 0xA0 | 0x00 | 0x00 |
|   | 0xE7 | RESE | RVED     | 0xA0 | 0x00 | 0x00 |
|   | 0xE8 | RESE | RVED     | 0xA0 | 0x00 | 0x00 |
|   | 0xE9 | RESE | RVED     | 0xA0 | 0x00 | 0x00 |
|   | 0xEA | RESE | RVED     | 0xA0 | 0x00 | 0x00 |
|   | 0xEB | RESE | RVED     | 0xA0 | 0x00 | 0x00 |
|   | 0xEC | RESE | RVED     | 0xA0 | 0x00 | 0x00 |
|   | 0xED | RESE | RVED     | 0xA0 | 0x00 | 0x00 |
|   | 0xEE | RESE | RVED     | 0xA0 | 0x00 | 0x00 |
|   | 0xEF | RESE | RVED     | 0xA0 | 0x00 | 0x00 |
|   | 0xF0 | RESE | RVED     | 0x18 | 0x00 | 0x00 |
|   | 0xF1 | RESE | RVED     | 0x70 | 0x00 | 0x00 |
|   | 0xF2 | RESE | RVED     | 0x20 | 0x00 | 0x00 |
|   | 0xF3 | RESE | RVED     | 0x00 | 0x00 | 0x00 |
|   | 0xF4 | RESE | RVED     | 0x00 | 0x00 | 0x00 |
|   | 0xF5 | RESE | RVED     | 0x00 | 0x00 | 0x00 |
|   | 0xF6 | RESE | RVED     | 0x00 | 0x00 | 0x00 |
|   | 0xF7 | RESE | RVED     | 0x00 | 0x00 | 0x00 |
|   | 0xF8 | RESE | RVED     | R    | R    | R    |
|   | 0xF9 | RESE | RVED     | R    | R    | R    |
|   | 0xFA | RESE | RVED     | R    | R    | R    |
|   | 0xFB | RESE | RVED     | R    | R    | R    |
|   | 0xFC |      | -        | 0x00 | 0x00 | 0x00 |
|   | 0xFD |      | -        | 0x00 | 0x00 | 0x00 |
|   | 0xFE |      | -        | 0x00 | 0x00 | 0x00 |
|   | 0xFF |      | BANK_SEL | 0x00 | 0x00 | 0x00 |
|   |      |      |          |      |      |      |

| ADE | DRESS        | [7]           | [6]               | [5]      | [4]  | [3]          | [2] | [1]        | [0]      | Def.         | NT           | PAL          |  |
|-----|--------------|---------------|-------------------|----------|------|--------------|-----|------------|----------|--------------|--------------|--------------|--|
|     | 0x00         |               |                   |          | RESE | ERVED        |     |            |          | 0xD0         | 0xE0         | 0xE0         |  |
|     | 0x01         |               |                   |          | RESE | ERVED        |     |            |          | 0x00         | 0x09         | 0x09         |  |
|     | 0x02         |               |                   |          | RESE | ERVED        |     |            |          | 0x87         | 0x0C         | 0x0C         |  |
|     | 0x03         |               |                   |          | RESE | ERVED        |     |            |          | 0x9F         | 0x9F         | 0x9F         |  |
|     | 0x04         |               |                   |          | RESE | ERVED        |     |            |          | 0x00         | 0x00         | 0x00         |  |
|     | 0x05         |               |                   |          | RESE | ERVED        |     |            |          | 0x20         | 0x20         | 0x20         |  |
|     | 0x06         | RESERVED      |                   |          |      |              |     |            |          |              |              | 0x40         |  |
|     | 0x07         |               | RESERVED          |          |      |              |     |            |          |              |              |              |  |
|     | 0x08         |               | RESERVED RESERVED |          |      |              |     |            |          |              |              |              |  |
|     | 0x09         |               |                   |          |      |              |     |            |          |              |              |              |  |
|     | 0x0A         |               |                   |          | RESE | ERVED        |     | 1          | <u> </u> | 0xFF         | 0x0F         | 0x0F         |  |
|     | 0x0B         |               |                   |          | RESE | RVED         |     |            |          | 0x00         | 0x00         | 0x00         |  |
|     | 0x0C         |               |                   |          | RESE | RVED         |     | $\bigcirc$ |          | 0x04         | 0x04         | 0x04         |  |
| В   | 0x0D         |               |                   |          | RESE | RVED         |     | <i>y</i>   |          | 0x10         | 0x10         | 0x10         |  |
| A   | 0x0E         |               |                   |          | RESE | ERVED        |     |            |          | 0x30         | 0x30         | 0x30         |  |
| N   | 0x0F         |               |                   |          | RESE | ERVED        |     |            |          | 0x00         | 0x00         | 0x04         |  |
| K   | 0x10         |               |                   |          | RESE | ERVED        |     |            |          | 0x06         | 0x06         | 0x06         |  |
| 3   | 0x11         |               |                   |          | RESE | RVED         |     |            |          | 0x06         | 0x06         | 0x06         |  |
|     | 0x12         |               |                   |          |      | RVED         |     |            |          | 0x00         | 0x00         | 0x00         |  |
|     | 0x13         |               |                   |          |      | RVED         |     |            |          | 0x80         | 0x80         | 0x80         |  |
|     | 0x14         |               |                   |          |      | RVED         |     |            |          | 0x37         | 0x37         | 0x37         |  |
|     | 0x15         |               | 7                 | 1        |      | RVED         |     |            |          | 0x80         | 0x80         | 0x80         |  |
|     | 0x16         |               | 1                 | <u> </u> |      | RVED         |     |            |          | 0x49         | 0x49         | 0x49         |  |
|     | 0x17<br>0x18 |               |                   |          |      | RVED<br>RVED |     |            |          | 0x37<br>0xEF | 0x37<br>0xEF | 0x37<br>0xEF |  |
|     | 0x19         |               | 7                 |          |      | RVED         |     |            |          | 0xDF         | 0xDF         | 0xDF         |  |
|     | 0x1A         | $\rightarrow$ |                   |          |      | RVED         |     |            |          | 0xDF         | 0xDF         | 0xDF         |  |
|     | 0x1B         | - باد         |                   |          |      | RVED         |     |            |          | 0x15         | 0x20         | 0x20         |  |
|     | 0x1C         | RESERVED      |                   |          |      |              |     |            |          |              | 0x0A         | 0x0A         |  |
|     | 0x1D         | RESERVED      |                   |          |      |              |     |            |          |              |              | 0x0C         |  |
|     | 0x1E         |               |                   |          | RESE | ERVED        |     |            |          | 0x01         | 0x00         | 0x00         |  |
|     | 0x1F         |               |                   |          | RESE | ERVED        |     |            |          | 0x88         | 0x88         | 0x88         |  |
|     | UX II        |               |                   |          | NLOE |              |     |            |          | 5,00         | 0,00         | Ľ            |  |

| AD | DRESS | [7]      | [6]      | [5] | [4]    | [3]     | [2]      | [1]                         | [0] | Def. | NT   | PAL  |  |
|----|-------|----------|----------|-----|--------|---------|----------|-----------------------------|-----|------|------|------|--|
|    | 0x20  |          |          |     | RESE   | RVED    |          |                             |     | 0x80 | 0x80 | 0x80 |  |
|    | 0x21  |          |          |     | RESE   | RVED    |          |                             |     | 0x00 | 0x00 | 0x00 |  |
|    | 0x22  |          |          |     | RESE   | RVED    |          |                             |     | 0x23 | 0x23 | 0x23 |  |
|    | 0x23  |          |          |     | RESE   | RVED    |          |                             |     | 0x00 | 0x00 | 0x00 |  |
|    | 0x24  |          |          |     | RESE   | RVED    |          |                             |     | 0x2A | 0x2A | 0x2A |  |
|    | 0x25  |          |          |     | RESE   | RVED    |          |                             |     | 0xC1 | 0xDC | 0xCC |  |
|    | 0x26  |          |          |     | RESE   | RVED    |          |                             | 4   | 0xF0 | 0xF0 | 0xF0 |  |
|    | 0x27  |          |          |     | RESE   | RVED    |          |                             |     | 0x57 | 0x57 | 0x57 |  |
|    | 0x28  |          |          |     | RESE   | RVED    |          |                             |     | 0xD0 | 0x90 | 0x90 |  |
|    | 0x29  |          |          |     | RESE   | RVED    |          | ^                           |     | 0x1F | 0x1F | 0x1F |  |
|    | 0x2A  |          | RESERVED |     |        |         |          |                             |     |      |      |      |  |
|    | 0x2B  |          |          |     | RESE   | RVED    |          |                             |     | 0x80 | 0x78 | 0x78 |  |
|    | 0x2C  |          |          |     | RESE   | RVED    |          | $\langle \rangle_{\lambda}$ |     | 0x00 | 0x00 | 0x00 |  |
| В  | 0x2D  |          |          |     | RESE   | RVED    |          | Y                           |     | 0x68 | 0x68 | 0x68 |  |
| A  | 0x2E  |          |          |     | RESE   | RVED    |          |                             |     | 0x00 | 0x00 | 0x00 |  |
| N  | 0x2F  |          |          |     | RESE   | RVED    | <b>Y</b> |                             |     | 0x07 | 0x07 | 0x07 |  |
| ĸ  | 0x30  |          |          |     | RESE   | RVED    |          |                             |     | 0xE0 | 0xE0 | 0xE0 |  |
| 3  | 0x31  |          |          |     | RESE   | RVED    |          |                             |     | 0x43 | 0x43 | 0x43 |  |
| 3  | 0x32  |          |          |     | RESE   | RVED    |          |                             |     | 0xA2 | 0xA2 | 0xA2 |  |
|    | 0x33  |          |          |     | RESE   | RVED    |          |                             |     | 0x00 | 0x00 | 0x00 |  |
|    | 0x34  |          |          |     | RESE   | RVED    |          |                             |     | 0x00 | 0x00 | 0x00 |  |
|    | 0x35  |          |          |     | RESE   | RVED    |          |                             |     | 0x17 | 0x15 | 0x17 |  |
|    | 0x36  |          |          |     | RESE   | RVED    |          |                             |     | 0x25 | 0x25 | 0x25 |  |
|    | 0x37  |          |          | , 7 | RESE   | RVED    |          |                             |     | 0x00 | 0x00 | 0x00 |  |
|    | 0x38  |          |          |     | RESE   | RVED    |          |                             |     | 0x02 | 0x00 | 0x00 |  |
|    | 0x39  |          | <u> </u> |     | RESE   | RVED    |          |                             |     | 0x02 | 0x02 | 0x02 |  |
|    | 0x3A  | Y        |          |     | RESE   | RVED    |          |                             |     | 0x00 | 0x02 | 0x02 |  |
|    | 0x3B  | RESERVED |          |     |        |         |          |                             |     |      | 0x00 | 0x00 |  |
|    | 0x3C  |          |          |     | MPP_OL | JT_SEL1 |          |                             |     | 0x10 | 0x00 | 0x00 |  |
|    | 0x3D  |          |          |     | MPP_OL | JT_SEL2 |          |                             |     | 0x32 | 0x00 | 0x00 |  |
|    | 0x3E  |          |          |     | MPP_OL | JT_SEL3 |          |                             |     | 0x00 | 0x00 | 0x00 |  |
|    | 0x3F  |          |          |     | MPP_OL | JT_SEL4 |          |                             |     | 0x00 | 0x00 | 0x00 |  |

| ADE | DRESS | [7]       | [6]      | [5]      | [4]  | [3]  | [2] | [1] | [0] | Def. | NT   | PAL  |  |
|-----|-------|-----------|----------|----------|------|------|-----|-----|-----|------|------|------|--|
|     | 0x40  |           |          |          | RESE | RVED |     |     |     | 0xED | 0x00 | 0x00 |  |
|     | 0x41  |           |          |          | RESE | RVED |     |     |     | 0x3F | 0x00 | 0x00 |  |
|     | 0x42  |           |          |          | RESE | RVED |     |     |     | 0x00 | 0x00 | 0x00 |  |
|     | 0x43  |           |          |          | RESE | RVED |     |     |     | 0x00 | 0x00 | 0x00 |  |
|     | 0x44  |           |          |          | RESE | RVED |     |     |     | 0x00 | 0x00 | 0x00 |  |
|     | 0x45  |           |          |          | RESE | RVED |     |     |     | 0x04 | 0x00 | 0x00 |  |
|     | 0x46  |           |          |          | RESE | RVED |     |     |     | 0x00 | 0x00 | 0x00 |  |
|     | 0x47  |           |          |          | RESE | RVED |     |     |     | 0x00 | 0x04 | 0x04 |  |
|     | 0x48  |           |          |          | RESE | RVED |     |     |     | 0x00 | 0x00 | 0x00 |  |
|     | 0x49  |           | RESERVED |          |      |      |     |     |     |      |      |      |  |
|     | 0x4A  |           |          |          | RESE | RVED |     |     |     | 0x00 | 0x00 | 0x00 |  |
|     | 0x4B  |           |          |          | RESE | RVED |     | YY  |     | 0x00 | 0x00 | 0x00 |  |
|     | 0x4C  |           |          |          | RESE | RVED |     |     |     | 0x20 | 0x20 | 0x20 |  |
| В   | 0x4D  |           |          |          | RESE | RVED |     |     |     | 0x10 | 0x10 | 0x10 |  |
| A   | 0x4E  |           |          |          | RESE | RVED |     |     |     | 0x00 | 0x00 | 0x00 |  |
| N   | 0x4F  |           |          |          | RESE | RVED | Ť   |     |     | 0x00 | 0x00 | 0x00 |  |
| κ   | 0x50  |           |          |          | RESE | RVED |     |     |     | 0x00 | 0x00 | 0x00 |  |
| 3   | 0x51  |           |          |          | RESE | RVED |     |     |     | 0xFF | 0xFF | 0xFF |  |
|     | 0x52  |           |          |          | RESE | RVED |     |     |     | 0xFF | 0xFF | 0xFF |  |
|     | 0x53  |           |          |          | RESE | RVED |     |     |     | 0x00 | 0xFF | 0xFF |  |
|     | 0x54  |           |          |          | RESE | RVED |     |     |     | 0x00 | 0xBB | 0xBB |  |
|     | 0x55  |           |          |          | RESE | RVED |     |     |     | 0x00 | 0xBB | 0xBB |  |
|     | 0x56  |           |          | <b>Y</b> | RESE | RVED |     |     |     | 0x00 | 0xBB | 0xBB |  |
|     | 0x57  |           |          |          | RESE | RVED |     |     |     | 0x00 | 0xBB | 0xBB |  |
|     | 0x58  |           |          |          | RESE | RVED |     |     |     | 0x00 | 0x00 | 0x00 |  |
|     | 0x59  |           |          |          | RESE | RVED |     |     |     | 0x00 | 0x00 | 0x00 |  |
|     | 0x5A  | <u>ىل</u> |          |          | RESE | RVED |     |     |     | 0x00 | 0x00 | 0x00 |  |
|     | 0x5B  | RESERVED  |          |          |      |      |     |     |     |      | 0x00 | 0x00 |  |
|     | 0x5C  |           |          |          |      |      |     |     |     | 0x00 | 0x00 | 0x00 |  |
|     | 0x5D  | -         |          |          |      |      |     |     |     |      |      | 0x00 |  |
|     | 0x5E  |           |          |          |      |      |     |     |     | 0x00 | 0x00 | 0x00 |  |
|     | 0x5F  |           |          |          |      |      |     |     |     | 0x00 | 0x00 | 0x00 |  |

| ADE | DRESS | [7]    | [6] | [5] | [4]  | [3]               | [2]        | [1]        | [0]        | Def. | NT   | PAL  |
|-----|-------|--------|-----|-----|------|-------------------|------------|------------|------------|------|------|------|
|     | 0x60  |        |     |     | RESE | RVED              |            |            |            | 0x52 | 0x53 | 0x53 |
|     | 0x61  |        |     |     | RESE | ERVED             |            |            |            | 0x00 | 0x53 | 0x53 |
|     | 0x62  |        |     |     | RESE | ERVED             |            |            |            | 0x00 | 0x89 | 0x89 |
|     | 0x63  |        |     | -   |      | SEL960H_04        | SEL960H_03 | SEL960H_02 | SEL960H_01 | 0x00 | 0x00 | 0x00 |
|     | 0x64  |        |     |     | RESE | RVED              | 1          | 1          | 1          | 0x00 | 0x22 | 0x22 |
|     | 0x65  |        |     |     | RESE | ERVED             |            |            |            | 0x00 | 0x22 | 0x22 |
|     | 0x66  |        |     |     | RESE | ERVED             |            |            |            | 0x00 | 0x22 | 0x22 |
|     | 0x67  |        |     |     | RESE | ERVED             |            |            |            | 0x00 | 0x22 | 0x22 |
|     | 0x68  |        |     |     | RESE | ERVED             |            | . (        |            | 0xAA | 0x55 | 0x55 |
|     | 0x69  |        |     |     | RESE | ERVED             |            |            |            | 0xAA | 0x55 | 0x55 |
|     | 0x6A  |        |     |     |      |                   |            |            |            |      |      |      |
|     | 0x6B  |        |     |     |      | -                 |            | V />       |            | 0xAA | 0x55 | 0x55 |
|     | 0x6C  |        |     |     |      | . ,               |            |            |            | 0x00 | 0x00 | 0x00 |
| В   | 0x6D  |        |     |     |      | -                 |            |            |            | 0x00 | 0x00 | 0x00 |
| A   | 0x6E  |        |     |     | ,    | $\langle \rangle$ |            |            |            | 0x00 | 0x00 | 0x00 |
| N   | 0x6F  |        |     |     |      |                   |            |            |            | 0x00 | 0x00 | 0x00 |
| K   | 0x70  |        |     |     | RESE | ERVED             |            |            |            | 0xB8 | 0xB8 | 0xB8 |
| 3   | 0x71  |        |     |     | RESE | ERVED             |            |            |            | 0x01 | 0x01 | 0x01 |
| 3   | 0x72  |        |     |     | RESE | ERVED             |            |            |            | 0x06 | 0x06 | 0x06 |
|     | 0x73  |        |     |     | RESE | ERVED             |            |            |            | 0x06 | 0x06 | 0x06 |
|     | 0x74  |        |     |     | RESE | ERVED             |            |            |            | 0x11 | 0x11 | 0x11 |
|     | 0x75  |        |     |     | -    |                   |            | RESE       | ERVED      | 0x01 | 0x01 | 0x01 |
|     | 0x76  |        |     | ,7  | RESE | ERVED             |            |            |            | 0xB5 | 0xE0 | 0xE0 |
|     | 0x77  |        |     |     | RESE | ERVED             |            |            |            | 0x13 | 0x13 | 0x13 |
|     | 0x78  |        | ·   |     | RESE | ERVED             |            |            |            | 0x03 | 0x03 | 0x03 |
|     | 0x79  | Y      |     |     | RESE | ERVED             |            |            |            | 0x22 | 0x22 | 0x22 |
|     | 0x7A  | 0x7A - |     |     |      |                   |            | 0x00       | 0x00       | 0x00 |      |      |
|     | 0x7B  | -      |     |     |      |                   |            |            |            | 0x00 | 0x00 | 0x00 |
|     | 0x7C  |        |     |     |      | -                 |            |            |            | 0x00 | 0x00 | 0x00 |
|     | 0x7D  | - ·    |     |     |      |                   |            |            |            | 0x00 | 0x00 | 0x00 |
|     | 0x7E  |        |     |     |      | -                 |            |            |            | 0x00 | 0x00 | 0x00 |
|     | 0x7F  |        |     |     |      | -                 |            |            |            | 0x00 | 0x00 | 0x00 |

| ADE | DRESS | [7]      | [6]      | [5]         | [4]  | [3]   | [2] | [1] | [0] | Def. | NT   | PAL  |
|-----|-------|----------|----------|-------------|------|-------|-----|-----|-----|------|------|------|
|     | 0x80  |          |          |             | RES  | ERVED |     |     |     | 0x00 | 0x40 | 0x40 |
|     | 0x81  |          |          |             | RES  | ERVED |     |     |     | 0x00 | 0x08 | 0x28 |
|     | 0x82  |          |          |             | RES  | ERVED |     |     |     | 0x00 | 0x40 | 0x40 |
|     | 0x83  |          |          |             | RES  | ERVED |     |     |     | 0x00 | 0x08 | 0x28 |
|     | 0x84  |          |          |             | RES  | ERVED |     |     |     | 0x00 | 0x40 | 0x40 |
|     | 0x85  |          |          |             | RES  | ERVED |     |     |     | 0x00 | 0x08 | 0x28 |
|     | 0x86  |          | 0x00     | 0x40        | 0x40 |       |     |     |     |      |      |      |
|     | 0x87  |          | 0x00     | 0x08        | 0x28 |       |     |     |     |      |      |      |
|     | 0x88  |          | 0x00     | 0x40        | 0x40 |       |     |     |     |      |      |      |
|     | 0x89  |          |          |             | RES  | ERVED |     |     |     | 0x00 | 0x08 | 0x28 |
|     | 0x8A  |          |          |             | RES  | ERVED |     | .   |     | 0x00 | 0x40 | 0x40 |
|     | 0x8B  |          |          |             | RES  | ERVED |     | 7 / |     | 0x00 | 0x08 | 0x28 |
|     | 0x8C  |          |          |             | RES  | ERVED |     |     |     | 0x00 | 0x40 | 0x40 |
| В   | 0x8D  |          | 0x00     | 0x08        | 0x28 |       |     |     |     |      |      |      |
| A   | 0x8E  |          | 0x00     | 0x40        | 0x40 |       |     |     |     |      |      |      |
| N   | 0x8F  |          | 0x00     | 0x08        | 0x28 |       |     |     |     |      |      |      |
| ĸ   | 0x90  |          | 0x01     | 0x01        | 0x01 |       |     |     |     |      |      |      |
| 3   | 0x91  | RESERVED |          |             |      |       |     |     |     |      |      | 0x01 |
|     | 0x92  |          | 0x01     | 0x01        | 0x01 |       |     |     |     |      |      |      |
|     | 0x93  |          |          |             | RES  | ERVED |     |     |     | 0x01 | 0x01 | 0x01 |
|     | 0x94  |          |          |             | RES  | ERVED |     |     |     | 0x01 | 0x01 | 0x01 |
|     | 0x95  |          |          | 1           | RES  | ERVED |     |     |     | 0x01 | 0x01 | 0x01 |
|     | 0x96  | 4        |          | <i>&gt;</i> | RES  | ERVED |     |     |     | 0x01 | 0x01 | 0x01 |
|     | 0x97  |          |          |             | RES  | ERVED |     |     |     | 0x01 | 0x01 | 0x01 |
|     | 0x98  |          | <b>Y</b> |             | RES  | ERVED |     |     |     | 0x00 | 0x00 | 0x00 |
|     | 0x99  |          |          |             | RES  | ERVED |     |     |     | 0x00 | 0x00 | 0x00 |
|     | 0x9A  | Ju       |          |             | RES  | ERVED |     |     |     | 0x00 | 0x00 | 0x00 |
|     | 0x9B  |          |          |             | RES  | ERVED |     |     |     | 0x00 | 0x00 | 0x00 |
|     | 0x9C  |          |          |             |      | -     |     |     |     | 0x00 | 0x00 | 0x00 |
|     | 0x9D  |          |          |             |      | -     |     |     |     | 0x00 | 0x00 | 0x00 |
|     | 0x9E  | e -      |          |             |      |       |     |     |     | 0x00 | 0x00 | 0x00 |
|     | 0x9F  |          |          |             |      | -     |     |     |     | 0x00 | 0x00 | 0x00 |

| ADI | ADDRESS [7] [6] [5] [4] |          |          |      |      | [3]  | [2] | [1]            | [0] | Def. | NT   | PAL  |  |  |
|-----|-------------------------|----------|----------|------|------|------|-----|----------------|-----|------|------|------|--|--|
|     | 0xA0                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xA1                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xA2                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xA3                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xA4                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xA5                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xA6                    |          | 0x00     | 0x00 | 0x00 |      |     |                |     |      |      |      |  |  |
|     | 0xA7                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xA8                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xA9                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xAA                    |          |          |      | RESE | RVED |     | 1              |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xAB                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xAC                    |          |          |      | RESE | RVED |     | $()_{\lambda}$ |     | 0x00 | 0x00 | 0x00 |  |  |
| В   | 0xAD                    |          |          |      | RESE | RVED |     | Y              |     | 0x00 | 0x00 | 0x00 |  |  |
| A   | 0xAE                    |          | 0x00     | 0x00 | 0x00 |      |     |                |     |      |      |      |  |  |
| N   | 0xAF                    |          | 0x00     | 0x00 | 0x00 |      |     |                |     |      |      |      |  |  |
| K   | 0xB0                    |          | 0x00     | 0x00 | 0x00 |      |     |                |     |      |      |      |  |  |
| 3   | 0xB1                    |          | RESERVED |      |      |      |     |                |     |      |      |      |  |  |
|     | 0xB2                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xB3                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xB4                    |          | 4        |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xB5                    |          | 1        |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xB6                    | <i>a</i> | 1        |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xB7                    |          |          | ,″   | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xB8                    |          | 1        |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xB9                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xBA                    | 7        |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xBB                    | <u> </u> | RESERVED |      |      |      |     |                |     |      |      | 0x00 |  |  |
|     | 0xBC                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xBD                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xBE                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |
|     | 0xBF                    |          |          |      | RESE | RVED |     |                |     | 0x00 | 0x00 | 0x00 |  |  |

| ADE | DRESS | [7] | [6]  | [5]  | [4]  | [3]   | [2]  | [1]                         | [0] | Def. | NT   | PAL  |
|-----|-------|-----|------|------|------|-------|------|-----------------------------|-----|------|------|------|
|     | 0xC0  |     | 0x00 | 0x00 | 0x00 |       |      |                             |     |      |      |      |
|     | 0xC1  |     |      |      | RESE | RVED  |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xC2  |     |      |      | RESE | ERVED |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xC3  |     |      |      | RESE | ERVED |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xC4  |     |      |      | RESE | ERVED |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xC5  |     |      |      | RESE | ERVED |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xC6  |     |      |      | RESE | ERVED |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xC7  |     |      |      | RESE | ERVED |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xC8  |     |      |      | RESE | RVED  |      |                             | ~ \ | 0x00 | 0x00 | 0x00 |
|     | 0xC9  |     |      |      | RESE | ERVED |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xCA  |     |      |      | RESE | RVED  |      | 1                           |     | 0x00 | 0x00 | 0x00 |
|     | 0xCB  |     |      |      | RESE | ERVED |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xCC  |     |      |      | RESE | ERVED |      | $\langle \rangle_{\lambda}$ |     | 0x00 | 0x00 | 0x00 |
| В   | 0xCD  |     |      |      | RESE | ERVED |      | Y                           |     | 0x00 | 0x00 | 0x00 |
| A   | 0xCE  |     |      |      | RESE | RVED  |      | 7                           |     | 0x00 | 0x00 | 0x00 |
| N   | 0xCF  |     | 0x00 | 0x00 | 0x00 |       |      |                             |     |      |      |      |
| K   | 0xD0  |     | 0x00 | 0x00 | 0x00 |       |      |                             |     |      |      |      |
| 3   | 0xD1  |     |      |      | RESE | ERVED |      |                             |     | 0x00 | 0x00 | 0x00 |
| 3   | 0xD2  |     |      |      | RESE | ERVED |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xD3  |     |      |      | RESE | ERVED |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xD4  |     |      |      | RESE | ERVED |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xD5  |     |      |      | RESE | ERVED |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xD6  |     | 1    |      | RESE | ERVED |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xD7  |     |      | ,7   | RESE | ERVED |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xD8  |     | 1    |      |      | -     |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xD9  |     |      |      |      | -     |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xDA  | Y   |      |      |      | -     |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xDB  | 7   |      |      |      | -     |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xDC  |     |      |      |      |       |      |                             |     |      |      | 0x00 |
|     | 0xDD  |     |      |      |      |       |      |                             |     |      | 0x00 | 0x00 |
|     | 0xDE  |     |      |      |      | -     |      |                             |     | 0x00 | 0x00 | 0x00 |
|     | 0xDF  | 17  |      |      |      |       |      |                             |     |      | 0x00 | 0x00 |
|     | 0xFF  |     |      | -    |      |       | BANK | C_SEL                       |     | 0x00 | 0x00 | 0x00 |

## Registers to Power down mode

| ADD  | RESS | REGISTER NAME | BITS | VAL  | LUE  | DESCRIPTION                                                                   |
|------|------|---------------|------|------|------|-------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | 5    | NTSC | PAL  | DESCRIPTION                                                                   |
|      |      | PD_VDAC       | [7]  |      |      | PD_VDAC : Power down for ALL Video DAC PD_VDAC_Y: Power down for Y DAC        |
|      |      | PD_VDAC_Y     | [6]  |      |      | PD_VDAC_C : Power down for C DAC                                              |
|      |      | PD_VDAC_C     | [5]  |      |      | 0 : Normal Operation 1 : Power Down                                           |
| 0    | 0x02 | PD_VCH4       | [3]  | 0xF0 | 0xF0 | PD_VCH4 : Power down for CH4 Video AFE                                        |
|      |      | PD_VCH3       | [2]  | [2]  |      | PD_VCH3 : Power down for CH3 Video AFE PD_VCH2 : Power down for CH2 Video AFE |
|      |      | PD_VCH2       | [1]  |      |      | PD_VCH1 : Power down for CH1 Video AFE                                        |
|      |      | PD_VCH1       | [0]  |      |      | 0 : Normal Operation 1 : Power Down                                           |

# \* Registers to Video Standard

| ADD  | RESS | REGISTER NAME  | BITS  | VAI  | UE   | DESCRIPTION                                                                                                                                                                                                                                                                                                 |                                                  |  |  |  |  |
|------|------|----------------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--|--|--|--|
| Bank | Addr | REGISTER NAME  | ыіз   | NTSC | PAL  | DESCR                                                                                                                                                                                                                                                                                                       | KIPTION                                          |  |  |  |  |
|      | 0x08 | AUTO_1         |       |      |      | AUTO_X                                                                                                                                                                                                                                                                                                      |                                                  |  |  |  |  |
|      | 0x09 | AUTO_2         | [7]   |      |      | : A register to set the Auto Detect Mode On/Off; When the AUTO mode has a high value, the Auto_NT_x bit value of the STATUS Register(BANK1, 0xEF / 0xF0]) is to be confirmed to distinguish NTSC-M/J and PAL-B/D/G/H standards. It does not be confirmed to distinguish NTSC-M/J and PAL-B/D/G/H standards. |                                                  |  |  |  |  |
|      | 0x0A | AUTO_3         | [,]   |      |      | support other standards, and when used in link with the DVR controller, it cannot be used in the NON_REAL_TIME mode. (x = channel $1\sim4$ )                                                                                                                                                                |                                                  |  |  |  |  |
|      | 0x0B | AUTO_4         |       |      |      | 0 : Auto Detect OFF                                                                                                                                                                                                                                                                                         | 1 : Auto Detect ON                               |  |  |  |  |
|      | 0x08 | BSF_MODE_1     |       |      |      | BSF_MODE_x : Selects the filter to make primary separation of the brightness and color signals.  (x = channel 1-4)                                                                                                                                                                                          |                                                  |  |  |  |  |
| 0    | 0x09 | BSF_MODE_2     | [6:5] | 0xA0 | 0xDD |                                                                                                                                                                                                                                                                                                             |                                                  |  |  |  |  |
|      | 0x0A | BSF_MODE_3     | [0.5] | OXAG |      | 00 : Don't use                                                                                                                                                                                                                                                                                              | 01 : Mode 1 (NTSC)                               |  |  |  |  |
|      | 0x0B | BSF_MODE_4     |       | -    |      | 10 : Mode 2 (PAL) 11 : Mode 3 (Large Noise)                                                                                                                                                                                                                                                                 |                                                  |  |  |  |  |
|      | 0x08 | VIDEO_FORMAT_1 |       |      |      | VIDEO_FORMAT_x : A register to determine the video standards of the input signal (x = channel 1~ 4)                                                                                                                                                                                                         |                                                  |  |  |  |  |
|      | 0x09 | VIDEO_FORMAT_2 | [4:0] |      |      |                                                                                                                                                                                                                                                                                                             |                                                  |  |  |  |  |
|      | 0x0A | VIDEO_FORMAT_3 | [4.0] |      |      | <b>00000</b> : NTSC-M,J<br><b>10101</b> : PAL-60                                                                                                                                                                                                                                                            | <b>10001</b> : NTSC-4.43<br><b>10110</b> : PAL-M |  |  |  |  |
|      | 0x0B | VIDEO_FORMAT_4 |       |      |      | 11101 : PAL-B,D,G,H,I<br>Others : None                                                                                                                                                                                                                                                                      | 11111 : PAL-Nc                                   |  |  |  |  |

# Registers to Control Luminance

| ADD  | RESS | REGISTER NAME | BITS  | VALUE     |      | DESCRIPTION                                                                                     |  |  |
|------|------|---------------|-------|-----------|------|-------------------------------------------------------------------------------------------------|--|--|
| Bank | Addr | REGISTER NAME |       | NTSC      | PAL  | DESCRIPTION                                                                                     |  |  |
|      | 0x0C | BRIGHTNESS_1  |       |           |      | BRIGHTNESS_x : Brightness control; DC level of the Luma signal is adjustable up to -128 ~ +127. |  |  |
| 0    | 0x0D | BRIGHTNESS_2  | [7.0] | 7:0] 0xF8 | 0x05 | BRIGHTNESS consists of 2's Complements. (x = channel 1-4)                                       |  |  |
|      | 0x0E | BRIGHTNESS_3  | [7.0] |           | UXUS | 00000001 : +1 01111111 : +127                                                                   |  |  |
|      | 0x0F | BRIGHTNESS_4  |       |           |      | 10000000 : -128                                                                                 |  |  |



## \* Registers to Control Luminance

| ADD  | RESS | REGISTER NAME | BITS  | VALUE |      | DESCRIPTION                                                                          |  |  |
|------|------|---------------|-------|-------|------|--------------------------------------------------------------------------------------|--|--|
| Bank | Addr | REGISTER NAME | ыіз   | NTSC  | PAL  | DESCRIPTION                                                                          |  |  |
|      | 0x10 | CONTRAST_1    |       |       |      | CONTRAST_x : Contrast control, Gain level of the Luma signal is adjustable up to x2. |  |  |
| 0    | 0x11 | CONTRAST_2    | [7:0] | 0x76  | 0x6B | (x = channel 1-4)                                                                    |  |  |
| U    | 0x12 | CONTRAST_3    | [7.0] |       | UXOB | <b>00000000</b> : ≒ x 0                                                              |  |  |
|      | 0x13 | CONTRAST_4    |       |       |      | <b>10000000</b> : $= x 1$ <b>111111111</b> : $= x 2$                                 |  |  |

## Registers to Control Sharpness

| ADD  | RESS | REGISTER NAME | BITS  | VAL    | UE    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|------|------|---------------|-------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bank | Addr | REGISTER NAME | ыз    | NTSC   | PAL   | DESCRIFTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|      | 0x14 | H_SHARPNESS_1 |       |        |       | H_SHARPNESS_x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|      | 0x15 | H_SHARPNESS_2 | [7:4] |        |       | : Selects the H_Sharpness Value to calculate the brightness information. It cons of four bits in total. MSB represents an integral number while the rest the decimal series of the control of the property of the control of the property of t |  |  |  |  |
|      | 0x16 | H_SHARPNESS_3 | [7.4] |        |       | fraction. (x = channel 1~4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 0    | 0x17 | H_SHARPNESS_4 |       | 0x80   | 0x80  | 0000 : x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|      | 0x14 | V_SHARPNESS_1 |       | o xioo | o nee | V_SHARPNESS_x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|      | 0x15 | V_SHARPNESS_2 | [3:0] |        |       | : Selects the V_Sharpness Value to calculate the brightness information. It consists of four bits in total. MSB represents an integral number while the rest the decimal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|      | 0x16 | V_SHARPNESS_3 | [0.0] |        |       | fraction. (x = channel 1-4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|      | 0x17 | V_SHARPNESS_4 |       |        |       | 0000 : x1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |

## Registers to Control Luminance

| ADD  | RESS    | REGISTER NAME | BITS  | VAI  | UE    | DESCRIPTION                                   |  |  |  |
|------|---------|---------------|-------|------|-------|-----------------------------------------------|--|--|--|
| Bank | Addr    | REGISTER NAME | ыго   | NTSC | PAL   | DESCRIF HON                                   |  |  |  |
|      | 0x18    | Y_FIR_MODE_1  | [3:0] |      |       | Y_FIR_MODE_x                                  |  |  |  |
|      | OXIO    | Y_FIR_MODE_2  | [7:4] | 0x00 | 0x00  | : Y Low Pass Filter control (x = channel 1~4) |  |  |  |
|      | 0x19    | Y_FIR_MODE_3  | [3:0] |      | 0.000 | 0000 : 9MHz                                   |  |  |  |
| 0    | UX19    | Y_FIR_MODE_4  | [7:4] |      |       | 0100 ~ 1111 : Don't use                       |  |  |  |
|      | 0x1A    | Y_PEAK_MODE_1 | [3:0] |      | 0x55  | Y_PEAK_MODE_x                                 |  |  |  |
|      | QX 17 C | Y_PEAK_MODE_2 | [7:4] | 0x55 |       | : Y Peaking Filter control (x = channel 1~4)  |  |  |  |
|      | 0x1B    | Y_PEAK_MODE_3 | [3:0] | 0,33 | 0,33  | 0000 : 0dB                                    |  |  |  |
|      | UX1B    | Y_PEAK_MODE_4 | [7:4] |      |       | 0100 ~ 1111 : Don't use                       |  |  |  |

### \* Registers to Control Luminance

| ADD  | RESS | REGISTER NAME | BITS | VALUE |      | DESCRIPTION                                   |             |  |
|------|------|---------------|------|-------|------|-----------------------------------------------|-------------|--|
| Bank | Addr | REGISTER NAME |      | БПЗ   | ыз   | NTSC PAL                                      | DESCRIPTION |  |
|      | 0x1C | PED_ON_1      |      |       |      | PED ON x                                      |             |  |
| 0    | 0x1D | PED_ON_2      | [6]  | 0x00  | 0x00 | : Select to Pedestal ON/OFF (x = channel 1~4) |             |  |
|      | 0x1E | PED_ON_3      | ίοὶ  |       |      | 0 : Pedestal OFF 1 : Pedestal ON              |             |  |
|      | 0x1F | PED_ON_4      |      |       |      |                                               |             |  |



# \* Registers to Control Luminance

| ADD  | RESS | REGISTER NAME | BITS  | VALUE |      | DESCRIPTION                                                    |
|------|------|---------------|-------|-------|------|----------------------------------------------------------------|
| Bank | Addr | REGISTER NAME |       |       | PAL  | DESCRIPTION                                                    |
|      | 0x30 | Y_DELAY_1     |       |       | 0x13 |                                                                |
| 0    | 0x31 | Y_DELAY_2     | [4:0] | 0x13  |      | Y_DELAY_x : Y DELAY Control, controllable between 0x00 ~ 0x1F. |
|      | 0x32 | Y_DELAY_3     | [4.0] |       | UXIS | $(x = \text{channel } 1 \sim 4)$                               |
|      | 0x33 | Y_DELAY_4     |       |       |      |                                                                |

# \* Registers to Control Chrominance

| ADD  | RESS | REGISTER NAME   | BITS  | VALUE |      | DESCRIPTION                                                                                                                          |  |
|------|------|-----------------|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------|--|
| Bank | Addr | REGISTER NAME   | ыз    | NTSC  | PAL  | DESCRIPTION                                                                                                                          |  |
|      | 0x34 | ACC_OFF_14      | [7]   |       |      | ACC_OFF_14 (CH1~CH4) : Continue to a constant gain value for chroma signal  0 : ON                                                   |  |
| 0    | 0x34 | ACC_GAIN_SPD_14 | [3:0] | 0x2F  | 0x2F | ACC_GAIN_SPD_14 (CH1~CH4)  : 1 step value applied to the ACC Gain Accumulator  (ACC Accumulator 1 Step value = 4 * ACC_GAIN_SPD + 2) |  |

# \* Registers to Control Chrominance

| ADD  | RESS | REGISTER NAME | BITS  | VAL  | LUE  | DESCRIPTION                                                                                                                                                                          |
|------|------|---------------|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыіз   | NTSC | PAL  | DESCRIPTION                                                                                                                                                                          |
|      | 0x35 | PAL_CM_OFF_14 | [7]   |      |      | PAL_CM_OFF_14 (CH1~CH4) : PAL Compensation On/Off.  0 : PAL Compensation applied 1 : PAL Compensation not applied.                                                                   |
| 0    | 0x35 | IF_FIR_SEL_14 | [6:4] | 0x82 | 0x02 | IF_FIR_SEL_14 (CH1~CH4)                                                                                                                                                              |
|      | 0x35 | CLPF_SEL_14   | [3:0] |      |      | CLPF_SEL_14 (CH1~CH4) : C low pass filter applied mode applied after color demodulation.  0000: Bypass 0001: 0.6MHz cut off 0010: 1.0MHz cut off 0011: 1.2MHz cut off Others: Bypass |

## \* Registers to Control Chrominance

| ADD  | RESS | REGISTER NAME |       | VALUE |      | DESCRIPTION                                                                                                                                                                                                                                                           |
|------|------|---------------|-------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME |       | NTSC  | PAL  | DESCRIPTION                                                                                                                                                                                                                                                           |
|      |      | COLOROFF_4    | [7]   |       |      | COLOROFF_x                                                                                                                                                                                                                                                            |
|      |      | COLOROFF_3    | [6]   |       |      | : COLOR OFF (x = channel 1~4)                                                                                                                                                                                                                                         |
|      |      | COLOROFF_2    | [5]   |       |      | 0 : Color ON 1 : Color OFF                                                                                                                                                                                                                                            |
|      |      | COLOROFF_1    | [4]   |       |      | 1. 300 3.7                                                                                                                                                                                                                                                            |
|      |      | C_KILL_14     | [3]   |       |      | C_KILL_14[3] (CH1~CH4)  : Select to Color kill mode  0: Not Y/C separation  1: Color kill after Y/C separation                                                                                                                                                        |
| 0    | 0x36 | C_KILL_14     | [2:0] | 0x0B  | 0x0B | C_KILL_14[2:0] (CH1~CH4) : color kill control.  000: Burst Amplitude 10% Under & FSC Unlock 001: Burst Amplitude 5% Under & FSC Unlock 010: Burst Amplitude 10 % Under 011: Burst Amplitude 5% Under 100: Always color on 101: Always color off 111: Always color off |

# ❖ Registers to Control Sync Detection

| ADDI | RESS | REGISTER NAME   | BITS  | VALUE |      | DESCRIPTION                                                                          |
|------|------|-----------------|-------|-------|------|--------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME   |       | NTSC  | PAL  | DESCRIPTION                                                                          |
|      |      |                 |       |       |      | FLD_DET_MODE_14 (CH1~CH4)                                                            |
|      |      |                 |       |       |      | : Select the method to create the field information that will be externally output . |
|      |      | FLD_DET_MODE_14 | [7:6] |       |      | <b>00</b> : Middle <b>01</b> : Slow                                                  |
|      |      |                 |       |       |      | 10 : Fast 11 : Fastest                                                               |
|      |      |                 |       | 0x43  | 0x43 | NOVID_MODE_B_14 (CH1~CH4)                                                            |
| 0    | 0x37 |                 |       |       |      | : Select Condition for No video detection, High Active.                              |
|      |      |                 |       |       |      | [0]: If the input video is not detected sync, decision to NO Video                   |
|      |      | NOVID_MODE_B_14 | [3:0] |       |      | [1]: If width of detected sync is narrower than video standard, decision to NO       |
|      |      |                 |       |       |      | Video                                                                                |
|      |      |                 |       |       |      | [2]: If Vertical sync don't exist, decision to NO Video                              |
|      |      |                 |       |       |      | [3]: If the CLAMP is not stable, decision to NO Video                                |

### Registers to Control Chrominance

| ADD  | RESS | REGISTER NAME | вітѕ  | VALUE |      | DESCRIPTION                                      |
|------|------|---------------|-------|-------|------|--------------------------------------------------|
| Bank | Addr |               |       | NTSC  | PAL  | DESCRIPTION                                      |
|      | 0x38 | CTI_GAIN_1    |       |       |      | CTI_GAIN_x[7:6] : Adjust CTI Gain Delay          |
| 0    | 0x39 | CTI_GAIN_2    | [7:0] | 0x0A  | 0x0A | CTI GAIN x[4:0]                                  |
| · ·  | 0x3A | CTI_GAIN_3    | [7.0] | UXUA  | UXUA | : Adjust gain level for CTI. (x = channel 1-4)   |
|      | 0x3B | CTI_GAIN_4    |       |       |      | 0x00 : No Gain<br>0x01 ~ 0x1F : More larger gain |



## \* Registers to Control Chrominance

| ADD  | RESS | REGISTER NAME | BITS  | VALUE |          | DESCRIPTION                                                                 |
|------|------|---------------|-------|-------|----------|-----------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыіз   | NTSC  | PAL      | DESCRIPTION                                                                 |
|      | 0x3C | SATURATION_1  | [7:0] |       |          | SATURATION_X                                                                |
|      | 0x3D | SATURATION_2  |       | 000   | 000      | : Color Gain Value (Adjustable up to x2) (x = channel 1~4)                  |
|      | 0x3E | SATURATION_3  |       | 0x80  | 0x80     | 00000000 : x0                                                               |
|      | 0x3F | SATURATION_4  |       |       |          | 11000000 : x1.5 111111111 : x2                                              |
|      | 0x40 | HUE_1         | [7:0] | 0x01  | 0x00     | HUE_x                                                                       |
| 0    | 0x41 | HUE_2         |       |       |          | : Color HUE Control Value (360°/256 per HUE Value 1 unit) (x = channel 1~4) |
| U    | 0x42 | HUE_3         |       |       |          | 00000000 : 0° 01000000 : 90°                                                |
|      | 0x43 | HUE_4         |       |       |          | <b>10000000</b> : 180°                                                      |
|      | 0x44 | U_GAIN_1      |       |       |          | U_GAIN_x                                                                    |
|      | 0x45 | U_GAIN_2      | [7:0] | 0x00  | 0x00     | : U Gain Value (Adjustable up to x2) (x = channel 1~4)                      |
|      | 0x46 | U_GAIN_3      | [1.0] | UXUU  | 0.000    | 00000000 : x0                                                               |
|      | 0x47 | U_GAIN_4      |       |       | <u> </u> | 11000000 : x1.5                                                             |

## \* Registers to Control Chrominance

| ADD  | RESS | REGISTER NAME | BITS  | VALUE |      | DESCRIPTION                                                                                |
|------|------|---------------|-------|-------|------|--------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыіз   | NTSC  | PAL  | DESCRIPTION                                                                                |
|      | 0x48 | V_GAIN_1      |       |       |      | V_GAIN_x                                                                                   |
|      | 0x49 | V_GAIN_2      | [7:0] | 0x00  | 0x00 | : V Gain Value (Adjustable up to x2) (x = channel 1~4)                                     |
|      | 0x4A | V_GAIN_3      | [7.0] | 0.00  | 0.00 | 00000000 : x0                                                                              |
|      | 0x4B | V_GAIN_4      |       |       | i Î  | 11000000 : x1.5 111111111 : x2                                                             |
|      | 0x4C | U_OFFSET_1    | [7:0] |       | 0x04 | U_OFFSET_x : U offset value is adjustable up to ± 7. U offset consists of 2's complements. |
| 0    | 0x4D | U_OFFSET_2    |       | 0x00  |      | (x = channel 1~4)                                                                          |
|      | 0x4E | U_OFFSET_3    |       |       |      | 0001 : +1 0111 : +7                                                                        |
|      | 0x4F | U_OFFSET_4    |       |       |      | 1000 : -8 1111 : -1                                                                        |
|      | 0x50 | V_OFFSET_1    |       |       |      | V_OFFSET_x : V offset value is adjustable up to ± 7. V offset consists of 2's complements. |
|      | 0x51 | V_OFFSET_2    | [7:0] | 0x00  | 0x04 | (x = channel 1~4)                                                                          |
|      | 0x52 | V_OFFSET_3    | [6:0] | 0.000 | 0.04 | 0001 : +1 0111 : +7                                                                        |
|      | 0x53 | V_OFFSET_4    |       |       |      | 1000 : -8 1111 : -1                                                                        |

# Registers to Control Field Polarity

| ADD  | RESS | REGISTER NAME | вітѕ | VALUE |      | DESCRIPTION                                |
|------|------|---------------|------|-------|------|--------------------------------------------|
| Bank | Addr | REGISTER NAME |      | NTSC  | PAL  | DESCRIP HON                                |
|      |      | FLD_INV_4     | [7]  | 0xF0  | 0x00 | FLD_INV_x                                  |
| 0    | 0x54 | FLD_INV_3     | [6]  |       |      | : Field Polarity Control (x = channel 1~4) |
|      |      | FLD_INV_2     | [5]  |       |      | 0 : not Inversion 1 : Inversion            |
|      |      | FLD_INV_1     | [4]  |       |      | i : iliveision                             |



## \* Registers to Insert No Video Information

| ADD  | RESS | REGISTER NAME   | BITS | VALUE |     | DESCRIPTION                                                    |
|------|------|-----------------|------|-------|-----|----------------------------------------------------------------|
| Bank | Addr | REGISTER NAME   | ыз   | NTSC  | PAL | DESCRIPTION                                                    |
|      | 0x54 | NOVID_INF_IN_14 | [3]  | 0x0   | 0x0 | NOVID_INF_IN _14 (CH1~CH4)                                     |
|      |      |                 |      |       |     | : It can include a NO-Video information at MSB of EAV and SAV. |
| 0    |      |                 |      |       |     | 0 : No information                                             |
|      |      |                 |      |       |     | 1 : Put no-video information in EAV or SAV                     |

### Registers to Control Channel ID

| ADD  | RESS | REGISTER NAME    | BITS  | VALUE  |                   | DESCRIPTION                                                               |
|------|------|------------------|-------|--------|-------------------|---------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME    | ыз    | NTSC   | PAL               | DESCRIPTION                                                               |
|      | 0x54 | CHID_TYPE_14     | [2:0] | 0x1    | 0x1               | CHID_TYPE_x : It determines type of channel ID.(x = channel 1~4)          |
|      | 0x55 | CHID_VIN_1       | [3:0] |        | 0x10 0x10         | CHID_VIN_x : Register to put CHANNEL ID to distinguish channel. (0x0~0xF) |
| 0    | 0,55 | CHID_VIN_2       | [7:4] | 0.10   |                   |                                                                           |
|      | 0x56 | CHID_VIN_3 [3:0] | 0x32  |        | (x = channel 1~4) |                                                                           |
|      | 0230 | CHID_VIN_4       | [7:4] | 0.0.52 | 0x32              |                                                                           |

## ❖ Registers to Control Video Output Timing

| ADD  | RESS | REGISTER NAME | BITS  | VAI  | _UE  | DESCRIPTION                                                                                                                                  |
|------|------|---------------|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыю    | NTSC | PAL  | DESCRIPTION                                                                                                                                  |
|      | 0x58 | H_DELAY_1     |       |      |      |                                                                                                                                              |
|      | 0x59 | H_DELAY_2     | [7:0] | 0xE7 | 0x07 | H_DELAY_x : Register to determine the Horizontal start position of output image to Hsync                                                     |
|      | 0x5A | H_DELAY_3     |       | UXE7 | 0.07 | extracted in analog input signal. (x = channel 1~4)                                                                                          |
|      | 0x5B | H_DELAY_4     |       |      |      |                                                                                                                                              |
| 0    | 0x5C | V_DELAY_1     | [7:0] | 0x1E | 0x1E | V_DELAY_x[7:6] : Select V Blank Start Line Variation every Field (x = channel 1~4)  00: Current Field 01: Inverted Current Field 10: 0 11: 1 |
|      | 0x5D | V_DELAY_2     |       |      |      | V_DELAY_x[5] : V_DELAY_x[4:0] Control Enable (x = channel 1~4)                                                                               |
|      | 0x5E | V_DELAY_3     |       |      |      | V_DELAY_x[4:0] (When V_DELAY_x[5] = 1)  : Register to determine the Vertical start position of output image to Vsync                         |
|      | 0x5F | V_DELAY_4     |       |      |      | extracted in analog input signal. (x = channel 1~4)                                                                                          |

## Registers to Control Video Output Timing

| ADD  | RESS | REGISTER NAME | BITS  | VALUE |         | DESCRIPTION                                                                                                                                                                       |
|------|------|---------------|-------|-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME |       | NTSC  | PAL     | DESCRIPTION                                                                                                                                                                       |
|      | 0x60 | HBLK_END_1    |       |       | 00 0x00 | HBLK_END_x : Register to control Width of Horizontal Blanking, If user increments or decrements the value of this register, then the Active region is changed.  (x = channel 1~4) |
| 0    | 0x61 | HBLK_END_2    | [7:0] | 0x00  |         |                                                                                                                                                                                   |
|      | 0x62 | HBLK_END_3    |       |       |         |                                                                                                                                                                                   |
|      | 0x63 | HBLK_END_4    |       |       |         |                                                                                                                                                                                   |



## \* Registers to Control Video Output Timing

| ADD  | RESS | REGISTER NAME | BITS  | VALUE  |      | DESCRIPTION                                                                                                                                                       |
|------|------|---------------|-------|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыз    | NTSC   | PAL  | DESCRIPTION                                                                                                                                                       |
|      | 0x64 | VBLK_END_1    |       | 0x08 0 |      | VBLK_END_x[7:6] : Select V Blank End Line Variation every Field (x = channel 1~4)                                                                                 |
| 0    | 0x65 | VBLK_END_2    | [7:0] |        | 0x0D | 00 : Current Field 01 : Inverted Current Field 10 : 0 11 : 1  VBLK_END_x[5]                                                                                       |
| · ·  | 0x66 | VBLK_END_3    | [7.0] |        |      | : VBLK_END_x[4:0] Control Enable (x = channel 1~4)  VBLK_END_x[4:0] (When VBLK_END_x[5] = 1)                                                                      |
|      | 0x67 | VBLK_END_4    |       |        |      | : Register to control Width of Vertical Blanking. If user increments or decrements the value of this register, then V Active region is changed. (x = channel 1~4) |

# Registers to Control Video Output Timing

| ADDRESS |      | REGISTER NAME | BITS    | VALUE |      | DESCRIPTION                                                             |
|---------|------|---------------|---------|-------|------|-------------------------------------------------------------------------|
| Bank    | Addr | REGISTER NAME | ыіз     | NTSC  | PAL  | DESCRIPTION                                                             |
|         | 0x68 | H_CROP_S_1    | - [7:0] | 0x00  | 0×00 | H_CROP_S_x  : Adjust the horizontal crop start point. (x = channel 1~4) |
|         | 0x69 | H_CROP_S_2    |         |       |      |                                                                         |
|         | 0x6A | H_CROP_S_3    |         |       |      |                                                                         |
| 0       | 0x6B | H_CROP_S_4    |         |       |      |                                                                         |
| U       | 0x6C | H_CROP_E_1    | [7:0]   | 0x00  | 0x00 | H_CROP_E_x : Adjust the horizontal crop end point. (x = channel 1~4)    |
|         | 0x6D | H_CROP_E_2    |         |       |      |                                                                         |
|         | 0x6E | H_CROP_E_3    |         |       |      |                                                                         |
|         | 0x6F | H_CROP_E_4    |         |       |      |                                                                         |

## \* Registers to Control Video Output Timing

| ADDRESS |      | REGISTER NAME | BITS  | VALUE |      | DESCRIPTION                                                          |
|---------|------|---------------|-------|-------|------|----------------------------------------------------------------------|
| Bank    | Addr | REGISTER NAME | ыго   | NTSC  | PAL  | DESCRIPTION                                                          |
|         | 0x70 | V_CROP_S_1    | [7:0] | 0x00  | 0x00 | V_CROP_S_x : Adjust the vertical crop start point. (x = channel 1-4) |
|         | 0x71 | V_CROP_S_2    |       |       |      |                                                                      |
|         | 0x72 | V_CROP_S_3    |       |       |      |                                                                      |
| 0       | 0x73 | V_CROP_S_4    |       |       |      |                                                                      |
|         | 0x74 | V_CROP_E_1    | [7:0] | 0x00  | 0x00 | V_CROP_E_x : Adjust the vertical crop end point. (x = channel 1~4)   |
|         | 0x75 | V_CROP_E_2    |       |       |      |                                                                      |
|         | 0x76 | V_CROP_E_3    |       |       |      |                                                                      |
|         | 0x77 | V_CROP_E_4    |       |       |      |                                                                      |



## \* Registers to Control Back Ground Color

| ADDRESS |      | REGISTER NAME | BITS  | VALUE  |      | DESCRIPTION                                                                                                                                                                                                                                 |
|---------|------|---------------|-------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank    | Addr | REGISTER NAME | ыіз   | NTSC   | PAL  | DESCRIPTION                                                                                                                                                                                                                                 |
|         | 0x78 | BGDCOL_1      | [3:0] | - 0x88 | 0x88 | BGDCOL_x : When No-Video, BackGround Color is used. (x = channel 1~4)                                                                                                                                                                       |
| 0       |      | BGDCOL_2      | [7:4] |        |      | 0000 : Blue         0001 : White (75%)           0010 : Yellow         0011 : Cyan           0100 : Green         0101 : Magenta           0110 : Red         0111 : Blue                                                                   |
| -0      | 0x79 | BGDCOL_3      | [3:0] |        |      | 1000 : Black         1001 : Gray           1010 : Red (NEXTCHIP')         1011 : Yellow (NEXTCHIP')           1100 : Magenta (NEXTCHIP')         1101 : Green (NEXTCHIP')           1110 : Blue (NEXTCHIP')         1111 : Cyan (NEXTCHIP') |
|         |      | BGDCOL_4      | [7:4] |        |      | * These color information is exactly same as controllers provided by<br>NEXTCHIP                                                                                                                                                            |

## Registers to Control Data Out Mode

| ADDRESS |      | REGISTER NAME   | BITS  | VALUE  |      | DESCRIPTION                                                                                                                                       |
|---------|------|-----------------|-------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank    | Addr | REGISTER NAME   | ыіз   | NTSC   | PAL  | DESCRIPTION                                                                                                                                       |
|         | 0x7A | DATA_OUT_MODE_1 | [3:0] | - 0x11 | 0x11 | DATA_OUT_MODE_x : It limits a level of output data, can change signals of Cb and Cr each. (x = channel 1~4)                                       |
| 0       |      | DATA_OUT_MODE_2 | [7:4] |        |      | <b>0000</b> : Y(016~235), Cb(016~240), Cr(016~240)<br><b>0010</b> : Y(000~255), Cb(000~255), Cr(000~255)<br><b>0100</b> : Cb / Cr Change, 001~254 |
| ŭ       | 0x7B | DATA_OUT_MODE_3 | [3:0] |        |      | 0110 : Cb / Cr Kill, 001~254<br>0001 : Y(001~254), Cb(001~254), Cr(001~254)                                                                       |
|         |      | DATA_OUT_MODE_4 | [7:4] |        |      | 0011 : Cb / Cr Change, 016–235           0101 : Cb / Cr Kill, 016–235           Others : Background color output                                  |

#### \* Registers to Control Audio AFE and DFE

| ADDI | RESS | REGISTER NAME | BITS | VALUE             |      | DESCRIPTION                                                                               |
|------|------|---------------|------|-------------------|------|-------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыз   | NTSC              | PAL  | DESCRIFTION                                                                               |
|      |      | PD_AAL        | [7]  | 6]<br>4] 0x02 0x0 |      | PD_AAL : Audio AFE CH1~CH4 Power Down Mode selection  0 : Normal Operation 1 : Power Down |
|      |      | PD_AAM        | [6]  |                   |      | PD_AAM : Audio AFE MIC1 Power Down Mode selection  0 : Normal Operation 1 : Power Down    |
| 1    | 0x00 | PD_AD         | [4]  |                   | 0x02 | PD_AD : Audio DAC Power Down Mode selection  0 : Normal Operation 1 : Power Down          |
|      |      | FILTER_ON     | [1]  |                   |      | FILTER_ON : Set ADC sampling rate 0: Non-oversample (16KHz)  1: Oversample (64KHz)        |
|      |      | EN_32K_MODE   | [0]  |                   |      | EN_32K_MODE : Operate whole audio system as 32K mode  0:16K Mode                          |

### \* Registers to Control Audio Input Gain

| ADDI | RESS | REGISTER NAME | BITS  | VALUE |      | DESCRIPTION                                                             |
|------|------|---------------|-------|-------|------|-------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыз    | NTSC  | PAL  | DESCRIFTION                                                             |
|      | 0x01 | AIGAIN_01     | [3:0] |       |      | AIGAIN_x / MIGAIN_x : the gain of analog audio input AIN1-4 and MICIN1. |
|      | UXUT | AIGAIN_02     | [7:4] |       |      | 0000 : mute     0001 : 0.25       0010 : 0.31     0011 : 0.38           |
| 1    | 0x02 | AIGAIN_03     | [3:0] | 0x88  | 0x88 | 0100 : 0.5       0101 : 0.63         0110 : 0.75       0111 : 0.88      |
|      |      | AIGAIN_04     | [7:4] |       |      | 1000 : 1.0     1001 : 1.25       1010 : 1.5     1011 : 1.75             |
|      | 0x05 | MIGAIN_01     | [3:0] |       |      | 1100 : 2.0       1101 : 2.25         1110 : 2.5       1111 : 2.75       |

#### \* Registers to Audio Interface

| ADDI | RESS | REGISTER NAME | BITS  | VAI  | LUE  | DESCRIPTION                                                                                                                                                                  |
|------|------|---------------|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыго   | NTSC | PAL  | DESCRIPTION                                                                                                                                                                  |
|      |      | CAS_PB        | [7]   |      |      | CAS_PB : The Usage of Playback Data when Cascade Mode  0 : use multiple playback data, received through all stage  1 : use single playback data, received through last stage |
|      |      | TRANS_MODE    | [6]   |      |      | TRANS_MODE : Control the phase between transferred clock and cascade data  0 : Same phase 1 : Inverted phase                                                                 |
|      | 0x06 | CAS_4CH       | [5]   | 0x1B | 0x1B | CAS_4CH : Audio Cascade Channels selection  0 : 8 Channels                                                                                                                   |
|      |      | CAS_PIN       | [4]   |      |      | CAS_PIN : Control the usage of ADATA_CASI and ADATA_CASO as cascade transmitting  0 : Don't Use  1 : Use                                                                     |
|      |      | CHIP_STAGE    | [1:0] |      |      | CHIP_STAGE : Selection of chip state for cascade  0 : middle stage                                                                                                           |
|      |      | RM_MASTER     | [7]   |      | 0xC8 | RM_MASTER : Selection of master & slave mode of ACLK_REC and ASYNC_REC  0 : Slave mode operation                                                                             |
| 1    |      | RM_CLK        | [6]   | 0xC8 |      | RM_CLK : Set the relationship between audio signal outputted to ADATA_REC and clock outputted to ACLK_REC  0 : inverted clock                                                |
|      |      | RM_BITRATE    | [5:4] |      |      | RM_BITRATE : Set the bit rate of audio signal outputted to ADATA_REC  0 : 256fs                                                                                              |
|      | 0x07 | RM_SAMRATE    | [3]   |      |      | RM_SAMRATE : Set the sampling rate of data outputted to ADATA_REC  0 : 0KHz                                                                                                  |
|      |      | RM_BITWID     | [2]   |      |      | RM_BITWID : Set the bit width of data outputted to ADATA_REC  0 : 16bits                                                                                                     |
|      |      | RM_SSP        | [1]   |      |      | RM_SSP : Selection of DSP mode and SSP mode for ADATA_REC pin, when ASYNC_REC is DSP mode.                                                                                   |
|      |      | RM_SYNC       | [0]   |      |      | 0 : DAP mode 1 : SSP mode  RM_SYNC : Set the sync's mode inputted/outputted to ASYNC_REC.                                                                                    |
|      |      |               |       |      |      | 0 : I2S mode 1 : DSP mode                                                                                                                                                    |

### \* Registers to Control Audio interface

| ADD  | RESS | REGISTER NAME | BITS  | VALUE |      | DESCRIPTION                                                                                                                            |
|------|------|---------------|-------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыіз   | NTSC  | PAL  | DESCRIPTION                                                                                                                            |
|      |      | RM_BIT_SWAP   | [7]   |       |      | RM_BIT_SWAP  : Set the bit sequence of Audio Data for ADATA_REC  0 : MSB first                                                         |
|      | 0x08 | R_ADATSP2     | [3]   | 0x03  | 0x03 | R_ADATSP : Selection of output data for ADATA_SP                                                                                       |
| 1    | UXU6 |               | [2]   |       |      | 0 : Speaker data 1 : Record data                                                                                                       |
|      |      |               | [1:0] |       |      | R_MULTCH           : Selection of number of Channel for ADATA_REC           0 : 2ch         1 : 4ch           2 : 8ch         3 : 16ch |

### \* Registers to Control Audio Interface

| ADD  | RESS | REGISTER NAME | BITS  | VALUE |      | DESCRIPTION                                                                           |
|------|------|---------------|-------|-------|------|---------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME |       | NTSC  | PAL  | DESCRIPTION                                                                           |
| 1    | 0x09 | RM_FORMAT     | [7:6] | 0x00  | 0x00 | RM_FORMAT : Define the data format outputted to ADATA_REC  0 : linear PCM             |
|      |      | RM_LAW_SEL    | [3]   |       |      | RM_LAW_SEL : Define the G.711 data format outputted to ADATA_REC  0 : u-law 1 : a-law |

# \* Registers to Control Audio Interface

| ADD  | RESS | REGISTER NAME | BITS  | VAL  | UE   | DESCRIPTION                                      |
|------|------|---------------|-------|------|------|--------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыіз   | NTSC | PAL  |                                                  |
| 1    | 0x0A | R_SEQ_01      | [3:0] | 0x10 | 0x10 | R_SEQ : Sequence of Audio Data for ADATA_REC     |
|      | OXOA | R_SEQ_02      | [7:4] | 0.10 | 0.10 | 0000 : channel 1 data                            |
|      |      | R_SEQ_03      | [3:0] |      |      | 0001 : channel 2 data                            |
|      | 0x0B | R_SEQ_04      | [7:4] | 0x32 | 0x32 | 0010 : channel 3 data 0011 : channel 4 data      |
|      |      | R_SEQ_05      | [3:0] |      |      | 0100 : channel 5 data                            |
|      | 0x0C | R_SEQ_06      | [7:4] | 0x54 | 0x54 | 0101 : channel 6 data                            |
|      | 0x0D | R_SEQ_07      | [3:0] | 0x76 |      | 0110 : channel 7 data  0111 : channel 8 data     |
|      |      | R SEQ 08      | [7:4] |      | 0x76 | 1000 : channel 9 data                            |
|      |      | R SEQ 09      | [3:0] |      |      | 1001 : channel 10 data                           |
|      | 0x0E | R SEQ 10      | [7:4] | 0x98 | 0x98 | 1010 : channel 11 data<br>1011 : channel 12 data |
|      |      | R_SEQ_10      | [7:4] |      |      | 1100 : channel 13 data                           |
|      | 0x0F | R_SEQ_11      | [3:0] | 0xBA | 0xBA | 1101 : channel 14 data                           |
|      | OXUI | R_SEQ_12      | [7:4] | UXBA | UXBA | 1110 : channel 15 data                           |
|      | 0+40 | R_SEQ_13      | [3:0] | 0DC  | 0D.C | 1111 : channel 16 data                           |
|      | 0x10 | R_SEQ_14      | [7:4] | 0xDC | 0xDC |                                                  |
|      | 0x11 | R_SEQ_15      | [3:0] | 0xFE | 0xFE |                                                  |



|--|

# \* Registers to Control Audio Interface

| ADD  | RESS | REGISTER NAME | BITS  | VALUE |      | DESCRIPTION                                  |
|------|------|---------------|-------|-------|------|----------------------------------------------|
| Bank | Addr | REGISTER NAME | ыіз   | NTSC  | PAL  | DESCRIPTION                                  |
|      |      | MIC_SEQ_01    | [1:0] |       | 0xE4 | MIC_SEQ : Sequence of Mic Data for ADATA_REC |
|      | 0.40 | MIC_SEQ_02    | [3:2] |       |      |                                              |
| 1    | 0x12 | MIC_SEQ_03    | [5:4] | 0xE4  |      | 0 : mic 1 data 1 : mic 2 data                |
|      |      | MIC_SEQ_04    | [7:6] |       |      | 2 : mic 3 data 3 : mic 4 data                |

# \* Registers to Control Audio Interface

| ADD  | RESS | DECICTED NAME | BITS  | VAI  | LUE  | DESCRIPTION                                                                                                                    |
|------|------|---------------|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | впэ   | NTSC | PAL  | DESCRIPTION                                                                                                                    |
|      |      | PB_MASTER     | [7]   |      | 0x08 | PB_MASTER : Selection of master & slave mode of ACLK_PB and ASYNC_PB  0 : Slave mode                                           |
|      |      | PB_CLK        | [6]   |      |      | PB_CLK : Set the relationship between audio signal outputted to ADATA_PB and clock outputted to ACLK_PB  0 : inverted clock    |
|      |      | PB_BITRATE    | [5:4] |      |      | PB_BITRATE : Set the bit rate of audio signal outputted to ADATA_PB  0 : 256fs                                                 |
| 1    | 0x13 | PB_SAMRATE    | [3]   | 0x08 |      | PB_SAMRATE : Set the sampling rate of data outputted to ADATA_PB  0 : 8KHz                                                     |
|      |      | PB_BITWID     | [2]   |      |      | PB_BITWID  : Set the bit width of data outputted to ADATA_PB  0 : 16bits                                                       |
|      |      | PB_SSP        | [1]   |      |      | PB_SSP : Set the position of data and sync signals inputted to ADATA_PB, when ASYNC_PB is DSP mode.  0 : DSP mode 1 : SSP mode |
|      |      | PB_SYNC       | [0]   |      |      | PB_SYNC : Set the sync's mode inputted/outputted to ASYNC_PB.  0 : I2S mode                                                    |

#### Registers to Control Audio Interface

| ADD  | RESS | REGISTER NAME | BITS  | VAI  | LUE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|------|---------------|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыз    | NTSC | PAL  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      |      | PB_BIT_SWAP   | [7]   |      |      | PB_BIT_SWAP  : Set the bit sequence of Audio Data for ADATA_PB  0 : MSB first                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1    | 0x14 | PB_SEL        | [4:0] | 0x00 | 0x00 | PB_SEL         : select the audio input channel for playback input         00 : channel 01       01 : channel 02         02 : channel 03       03 : channel 04         04 : channel 05       05 : channel 06         06 : channel 07       07 : channel 08         08 : channel 09       09 : channel 10         0A : channel 11       0B : channel 12         0C : channel 13       0D : channel 14         0E : channel 15       0F : channel 16         10 : Mic input 1       11 : Mic input 2         12 : Mic input 3       13 : Mic input 4 |

#### \* Registers to Control Audio Interface

| ADD  | RESS | REGISTER NAME | BITS  | VALUE |      | DESCRIPTION                                                                         |
|------|------|---------------|-------|-------|------|-------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | 5     | NTSC  | PAL  | DESCRIPTION                                                                         |
| 1    | 0x15 | PB_FORMAT     | [7:6] | 0x00  | 0x00 | PB_FORMAT : Define the data format inputted to ADATA_PB  0 : linear PCM             |
|      |      | PB_LAW_SEL    | [3]   |       |      | PB_LAW_SEL : Define the G.711 data format inputted to ADATA_PB  0 : u-law 1 : a-law |

# \* Registers to Control Audio Mixing Gain

| ADD  | RESS  |               |       | VAI  | _UE  |                                                       |  |  |  |  |
|------|-------|---------------|-------|------|------|-------------------------------------------------------|--|--|--|--|
| Bank | Addr  | REGISTER NAME | BITS  | NTSC | PAL  | DESCRIPTION                                           |  |  |  |  |
|      | 0x16  | MIX_RATIO_01  | [3:0] |      |      |                                                       |  |  |  |  |
|      | UXIO  | MIX_RATIO_02  | [7:4] |      |      | MIX_RATIO_x                                           |  |  |  |  |
|      | 0:47  | MIX_RATIO_03  | [3:0] |      |      | : Set the mixing gain for AIN1-15. (x = channel 1~16) |  |  |  |  |
|      | 0x17  | MIX_RATIO_04  | [7:4] |      |      |                                                       |  |  |  |  |
|      | 0.40  | MIX_RATIO_05  | [3:0] |      | 0x88 |                                                       |  |  |  |  |
|      | 0x18  | MIX_RATIO_06  | [7:4] |      |      |                                                       |  |  |  |  |
|      | 0x19  | MIX_RATIO_07  | [3:0] |      |      | <b>0</b> : mute                                       |  |  |  |  |
| 1    | UX19  | MIX_RATIO_08  | [7:4] | 0x88 |      | <b>2</b> : 0.31 <b>3</b> : 0.38                       |  |  |  |  |
|      | 0x1A  | MIX_RATIO_09  | [3:0] | UXOO |      | <b>4</b> : 0.5 <b>5</b> : 0.63                        |  |  |  |  |
|      | UXIA  | MIX_RATIO_10  | [7:4] |      |      | <b>6</b> : 0.75 <b>7</b> : 0.88                       |  |  |  |  |
|      | 0x1B  | MIX_RATIO_11  | [3:0] |      |      | <b>8</b> : 1.0 <b>9</b> : 1.25                        |  |  |  |  |
|      | UX1B  | MIX_RATIO_12  | [7:4] |      |      | 10 : 1.5                                              |  |  |  |  |
|      | 0::40 | MIX_RATIO_13  | [3:0] |      |      | 12 : 2.0     13 : 2.25       14 : 2.5     15 : 2.75   |  |  |  |  |
|      | 0x1C  | MIX_RATIO_14  | [7:4] |      |      | 13 . 2.70                                             |  |  |  |  |
|      | 0x1D  | MIX_RATIO_15  | [3:0] |      |      |                                                       |  |  |  |  |
|      | UXID  | MIX_RATIO_16  | [7:4] |      |      |                                                       |  |  |  |  |

#### Registers to Control Audio Mixing Gain



| ADD  | RESS | REGISTER NAME | BITS  | VALUE |      | DESCRIPTION                                                      |
|------|------|---------------|-------|-------|------|------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыіз   | NTSC  | PAL  | DESCRIPTION                                                      |
|      | 0x1E | MIX_RATIO_M1  | [3:0] |       |      | MIX_RATIO_Mx/ MIX_RATIO_Px                                       |
|      | UXIE | MIX_RATIO_M2  | [7:4] |       |      | : Set the mixing gain for MICIN1~4 / PBIN1~4. (x = channel 1~4)  |
|      | 0x1F | MIX_RATIO_M3  | [3:0] |       |      | <b>0</b> : mute                                                  |
|      | UXIF | MIX_RATIO_M4  | [7:4] | 0x88  | 0x88 | 2 : 0.31 3 : 0.38<br>4 : 0.5 5 : 0.63                            |
|      | 020  | MIX_RATIO_P1  | [3:0] | UXOO  | UXOO | <b>6</b> : 0.75 <b>7</b> : 0.88                                  |
|      | 0x20 | MIX_RATIO_P2  | [7:4] |       |      | 8 : 1.0 9 : 1.25<br>10 : 1.5 11 : 1.75                           |
|      | 0x21 | MIX_RATIO_P3  | [3:0] |       |      | 12 : 2.0 13 : 2.25                                               |
|      |      | MIX_RATIO_P4  | [7:4] |       |      | 14 : 2.5 15 : 2.75                                               |
| 1    | 0x22 | AOGAIN        | [7:4] | 0x80  | 0x80 | AOGAIN : Control the magnitude of output mixing signal  0 : mute |

# \* Registers to Control Audio Mixing Output Mode

| ADD    | RESS | REGISTER NAME           | BITS | VAL  | UE   | DESCRIPTION                                                                                                                                                                                                                                                    |
|--------|------|-------------------------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank   | Addr | REGISTER NAME           | ыіз  | NTSC | PAL  | DESCRIPTION                                                                                                                                                                                                                                                    |
| Bank 1 | 0x23 | MIX_DERATIO  MIX_OUTSEL | [5]  | 0x19 | 0x19 | MIX_DERATIO : Selection of the mixing gain mode  0 : Apply the mixing gain for MIX_RATIO_01-P4 (BANK1,0x16~0x21 Addr) separately 1 : Apply all mixing gain as the same gain (x1).  MIX_OUTSEL : Select the audio output for analog mixing out.  00 : Channel 1 |
|        |      |                         |      |      |      | 14 : Mic input 1       15 : Mic input 2         16 : Mic input 3       17 : Mic input 4         18 : Mixed audio       Others : No audio output                                                                                                                |

#### \* Registers to Control Analog and Digital Mixing output of BLADE

| ADD  | RESS | REGISTER NAME | BITS  | VAL  | UE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                     |
|------|------|---------------|-------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыз    | NTSC | PAL  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                     |
|      | 0x24 | L_CH_OUTSEL   |       | 0x18 | 0x18 | L_CH_OUTSEL / R_CH_OUTSEL : Select Left/Right channel of the audio output for ADATA_SP pin  00 : Channel 1                                                                                                                                                                                                                                                                      |
| 1    | 0x25 | R_CH_OUTSEL   | [4:0] | 0x16 | 0x16 | C : Channel 13 D : Channel 14 E : Channel 15 F : Channel 16  10 : playback audio (first stage playback audio) (first stage playback audio) (middle stage playback audio)  12 : third playback audio (middle stage playback audio) (middle stage playback audio)  14 : Mic input 1 15 : Mic input 2 16 : Mic input 3 17 : Mic input 4 18 : Mixed audio  Others : No audio output |

### \* Registers to Control Audio Detection

| ADD  | RESS  | REGISTER NAME | BITS | VAL  | UE   | DESCRIPTION                                                                                                                         |
|------|-------|---------------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr  | REGISTER NAME | ыіз  | NTSC | PAL  | DESCRIPTION                                                                                                                         |
|      |       | MIX_MUTE_01   | [0]  |      |      |                                                                                                                                     |
|      |       | MIX_MUTE_02   | [1]  |      |      |                                                                                                                                     |
|      |       | MIX_MUTE_03   | [2]  |      |      |                                                                                                                                     |
|      | 0x26  | MIX_MUTE_04   | [3]  |      |      |                                                                                                                                     |
|      | 0,120 | MIX_MUTE_05   | [4]  |      |      |                                                                                                                                     |
|      |       | MIX_MUTE_06   | [5]  |      |      |                                                                                                                                     |
|      |       | MIX_MUTE_07   | [6]  |      |      |                                                                                                                                     |
|      |       | MIX_MUTE_08   | [7]  |      |      |                                                                                                                                     |
|      |       | MIX_MUTE_09   | [0]  |      |      |                                                                                                                                     |
|      | 0x27  | MIX_MUTE_10   | [1]  |      | 0x00 | MIX_MUTE_x : During mixing, selected channels are muted ( x = channel value )  0 : mixing data output 1 : mute for selected channel |
|      |       | MIX_MUTE_11   | [2]  |      |      |                                                                                                                                     |
| 1    |       | MIX_MUTE_12   | [3]  | 0x00 |      |                                                                                                                                     |
| •    |       | MIX_MUTE_13   | [4]  | 0,00 |      |                                                                                                                                     |
|      |       | MIX_MUTE_14   | [5]  |      |      |                                                                                                                                     |
|      |       | MIX_MUTE_15   | [6]  |      |      |                                                                                                                                     |
|      |       | MIX_MUTE_16   | [7]  |      |      |                                                                                                                                     |
|      |       | MIX_MUTE_P1   | [0]  |      |      |                                                                                                                                     |
|      |       | MIX_MUTE_P2   | [1]  |      |      |                                                                                                                                     |
|      |       | MIX_MUTE_P3   | [2]  |      |      |                                                                                                                                     |
|      | 0x28  | MIX_MUTE_P4   | [3]  |      |      |                                                                                                                                     |
|      | UALU  | MIX_MUTE_M1   | [4]  |      |      |                                                                                                                                     |
|      |       | MIX_MUTE_M2   | [5]  |      |      |                                                                                                                                     |
|      |       | MIX_MUTE_M3   | [6]  |      |      |                                                                                                                                     |
|      |       | MIX_MUTE_M4   | [7]  |      |      |                                                                                                                                     |

#### \* Registers to Control Audio Detection

| ADD  | RESS | REGISTER NAME | BITS  | VALUE |      | DESCRIPTION                                                                                                                                                |
|------|------|---------------|-------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыз    | NTSC  | PAL  | DESCRIPTION                                                                                                                                                |
|      |      | ADET_MODE     | [3]   |       |      | ADET_MODE  : Select the method to decide the existence of audio signals.  0 : Absolute amplitude detection mode  1 : Differential amplitude detection mode |
| 1    | 0x29 | ADET_FILT     | [2:0] | 0x88  | 0x88 | ADET_FILT  : Set the time to decide the existence of audio signals.  0 : 16sec                                                                             |

### \* Registers to Control Audio Detection

| ADD  | RESS | REGISTER NAME | BITS | VALUE |       | DESCRIPTION                                                                                                       |
|------|------|---------------|------|-------|-------|-------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME |      | NTSC  | C PAL | DESCRIPTION                                                                                                       |
|      |      | ADET_01       | [0]  |       | 0xFF  | ADET_0x / ADET_Mx : Enable bit audio signal existence checking function for AIN1-4 and MICIN1.  (x = channel 1~4) |
|      | 0x2A | ADET_02       | [1]  | 0xFF  |       |                                                                                                                   |
| 1    | UAZA | ADET_03       | [2]  | UXIT  |       |                                                                                                                   |
|      |      | ADET_04       | [3]  |       |       | 0 : Don't use this function 1 : Use this function                                                                 |
|      | 0x2B | ADET_M1       | [6]  | 0xC0  | 0xC0  |                                                                                                                   |

### \* Registers to Control Audio Detection

| ADDI | RESS | REGISTER NAME | BITS  | VALUE |      | DESCRIPTION                                                                           |
|------|------|---------------|-------|-------|------|---------------------------------------------------------------------------------------|
| Bank | Addr |               |       | NTSC  | PAL  | DESCRIPTION                                                                           |
|      | 0x2C | ADET_TH_01    | [3:0] | 0xAA  | 0xAA |                                                                                       |
|      | UXZC | ADET_TH_02    | [7:4] |       |      | ADET_TH_0x  : Set the threshold value for audio signal existence of AIN1-4 and MICIN1 |
| 1    | 0x2D | ADET_TH_03    | [3:0] |       |      |                                                                                       |
|      | UXZD | ADET_TH_04    | [7:4] |       |      |                                                                                       |
|      | 0x30 | ADET_TH_M1    | [3:0] |       |      |                                                                                       |

#### ❖ Registers to Control Audio Analog Input

| ADD  | RESS | REGISTER NAME | BITS  | VALUE |       | DESCRIPTION                                                                                                                      |
|------|------|---------------|-------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr |               |       | NTSC  | PAL   | DESCRIPTION                                                                                                                      |
|      | 0x31 | DCA_0         | [1:0] | 0x72  | 0x72  |                                                                                                                                  |
| 1    | 0x33 | DCB_0         |       |       | 0.772 | DC_A: Set DC level of inputted audio signal through ADC for Live DC_B: Set DC level of inputted audio signal through ADC for Mic |
|      | 0x32 | DCA_1         | [7:0] | 0x00  | 0x00  |                                                                                                                                  |
|      | 0x34 | DCB_1         | [7.0] |       |       |                                                                                                                                  |



#### \* Registers to Control Audio Interface

|   | ADDI | RESS | REGISTER NAME | вітѕ  | VALUE |      | DESCRIPTION                                             |
|---|------|------|---------------|-------|-------|------|---------------------------------------------------------|
| ĺ | Bank | Addr | REGISTER NAME |       | NTSC  | PAL  | DESCRIPTION                                             |
|   | 1    | 0x35 | DTO_MANUAL_EN | [0]   | 0x00  | 0x00 | DTO_MANUAL_EN : Selection of DTO method  0 : Auto       |
|   |      | 0x36 | DTO_MAX       | [7:0] | 0x48  | 0x48 | DTO_MAX : Set to DTO_MAX value as enabled DTO_MANUAL_EN |

### \* Registers to Control Audio Interface

| ADD  | RESS | REGISTER NAME | BITS  | VALUE |      | DESCRIPTION                                                                                                                                                       |
|------|------|---------------|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | Diiio | NTSC  | PAL  | DESCRIPTION                                                                                                                                                       |
|      |      | REC_8K        | [7:6] | 0×00  | 0x00 | REC_8K : Selection of 8K decimation filter  0 : 3 tap decimation filter                                                                                           |
|      | 0x37 | PB_8K         | [5:4] | 0x00  |      | PB_8K : Selection of 16K interpolation filter  0 : 3 tap interpolation filter  1 : 2 tap interpolation filter  2 : Bypass 8k data  3 : 3 tap interpolation filter |

### \* Registers to Control Audio Input

|   | ADDI | RESS | REGISTER NAME | BITS | VALUE |      | DESCRIPTION                                    |
|---|------|------|---------------|------|-------|------|------------------------------------------------|
| ĺ | Bank | Addr | REGISTER NAME |      | NTSC  | PAL  | DESCRIPTION                                    |
|   | 1    | 0x38 | AUD_SW_RST    | [4]  | 0x00  | 0x00 | aud_sw_rst : Software Reset (High Active only) |
|   |      |      |               |      |       |      | 0 : Normal Operation 1 : Reset                 |

#### \* Registers to Control Audio Interface

| ADD  | RESS | REGISTER NAME | вітѕ | VALUE |      | DESCRIPTION                                                                                |
|------|------|---------------|------|-------|------|--------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME |      | NTSC  | PAL  | DESCRIPTION                                                                                |
| 4    | 0x39 | RM_DELAY      | [7]  |       | 0x00 | RM_DELAY : ASYNCN_REC signal delay control (72MHz Clock Unit)  0 : No Delay 1 : 1clk delay |
| '    | 0.33 | PB_DELAY      | [6]  | 0x00  |      | PB_DELAY : ASYNCN_PB signal delay control (72MHz Clock Unit)  0 : No Delay  1 : 1clk delay |

200MHz ≤ PLL\_OUT ≤ 1000MHz

 $M \ge 2, N \ge 2$ 

### \* Registers to Control Clock PLL

| ADDI | RESS | REGISTER NAME                   | BITS  | VAL   | _UE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                     |
|------|------|---------------------------------|-------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME                   | ыз    | NTSC  | PAL  | DESCRIFTION                                                                                                                                                                                                                                                                                                                                                                     |
|      | 0x48 | VPLL_C                          | [0]   | 0x60  | 0x60 | VPLL_C : PLL Divide Value (OD, M, N) applied at PLL is permitted at a time (HIGH Active only)  0: Not applied  1: Applied                                                                                                                                                                                                                                                       |
|      |      | PLL_OFF                         | [4]   |       |      | PLL_OFF : Power down control; Active high 0: Normal Operation 1: PLL Power Down                                                                                                                                                                                                                                                                                                 |
| 1    | 0x49 | PLL_BP                          | [1]   | 0x00  | 0x00 | PLL_BP : Bypass the PLL; Active high 0: Normal Operation 1: PLL Bypass                                                                                                                                                                                                                                                                                                          |
|      |      | PLL_RST                         | [0]   |       |      | PLL_RST : PLL Debugging Mode 0: Normal Operation 1: Reset M/N dividers. PLL is open loop in VPLL_RST=1 mode, therefore the Output frequency becomes unknown. VPLL_RST=1 mode is for debugging only.                                                                                                                                                                             |
|      | 0x4A | OD                              | [5:4] | 0x03  | 0x03 | OD : Output divider control pin                                                                                                                                                                                                                                                                                                                                                 |
|      |      | N                               | [3:0] | 0.003 |      | N : Input 4-bit divider control pins, N[0] is LSB                                                                                                                                                                                                                                                                                                                               |
|      | 0x4B | М                               | [7:0] | 0x10  | 0x10 | M : Feedback 8-bit divider control pins, M[0] is LSB                                                                                                                                                                                                                                                                                                                            |
|      |      |                                 |       |       |      | The PLL output frequency, PLL_OUT, is determined by the ratio set between the value set in the input divider and the feedback divider. PLL output frequency PLL_OUT is calculated from the following equations :   1) PLL OUT = XIN $\times \frac{M}{N} \times \frac{1}{NO}$ 2) M = M7X128 + M6X64 + M5X32 + M4X16 + M3X8 + M2X4 + M1X2 + M0X1 3) N = N3X8 + N2X4 + N1X2 + N0X1 |
|      |      | Algorithmic for PLL Output Freq | uency |       | ) ′  | 4) NO = 2 OD 0 + 2 xOD 1  Where: PLL_OUT represents the output frequency XIN represents PLL input frequency N represents input divider value M represents feedback divider value NO represents output divider value [Attention] Please keep these condition through usage  1. 1MHz \leq \frac{XIN}{N} \leq 25MHz                                                                |

#### Registers to Control Baud Rate

| ADD  | RESS | REGISTER NAME            | BITS  | VALUE |      | DESCRIPTION                     |
|------|------|--------------------------|-------|-------|------|---------------------------------|
| Bank | Addr | REGISTER NAME            | ыз    | NTSC  | PAL  | DESCRIPTION                     |
|      | 0x50 | BAUD                     | [7:0] | 0x37  | 0x37 | BAUD : Samsung TX Baud Rate     |
| 1    | 0x51 | RBAUD                    | [7:0] | 0x37  | 0x37 | RBAUD : Samsung RX Baud Rate    |
|      | 0x52 | PELCO_BAUD               | [7:0] | 0x1B  | 0x1B | PELCO_BAUD : PELCO TX Baud Rate |
|      |      | Coaxial protocol 1H Line |       |       |      | CVBS Band Eate                  |

### \* Registers to Control Start Point of VBI(Vertical Blank Interval)

| ADDI | RESS    | REGISTER NAME                           | BITS       | VALUE      |                                                         | DESCRIPTION                                                                     |
|------|---------|-----------------------------------------|------------|------------|---------------------------------------------------------|---------------------------------------------------------------------------------|
| Bank | Addr    | REGISTER NAME                           | ыз         | NTSC       | PAL                                                     | DESCRIPTION                                                                     |
|      | 0x53    | BL_TXST_01                              | [7:0]      | 0x05       | 0x05                                                    | BL_TXST_01 : Samsung Protocol TX start Line in VBI BL_TXST_01 is Lower 8bit     |
|      | 0x54    | BL_TXST_02                              | [3:0]      | 0x00       | 0x00                                                    | BL_TXST_02 : Samsung Protocol TX start Line in VBI BL_TXST_02 is upper 4bit     |
| 1    | 0x55    | BL_RXST_01                              | [7:0]      | 0x07       | 0x07                                                    | BL_RXST_01 : Samsung Protocol RX Start Line in VBI BL_RXST_01 is Lower 8bit     |
| •    | 0x56    | BL_RXST_02                              | [3:0]      | 0x00       | 0x00                                                    | BL_RXST_02 : Samsung Protocol RX Start Line in VBI BL_RXST_02 is upper 8bit     |
|      | 0x57    | PELCO_TXST_01                           | [7:0]      | 0x09       | 0x09                                                    | PELCO_TXST_01 : PELCO Protocol TX Start Line in VBI PELCO_TXST_01 is lower 8bit |
|      | 0x58    | PELCO_TXST_02                           | [3:0]      | 0x00       | 0x00                                                    | PELCO_TXST_02 : PELCO Protocol TX Start Line in VBI PELCO_TXST_02 is upper 8bit |
|      | Coaxial | protocol Active Start Point of VBI(Vert | tical Blar | ık Interva | Line 11 Line 12 Line 13 Line 14 Line 15 Line 16 Line 17 |                                                                                 |

#### \* Registers to Control Coaxial Protocol

| ADD  | RESS | REGISTER NAME  | BITS  | VALUE |      | DESCRIPTION                                                                                                                                                       |
|------|------|----------------|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME  |       | NTSC  | PAL  | DESCRIPTION                                                                                                                                                       |
|      | 0x59 | TX_START       | [0]   | 0x00  | 0x00 | TX_START : Samsung Protocol Enable Signal                                                                                                                         |
|      | 0x5A | TX_BYTE_LENGTH | [4:0] | 0x08  | 0x08 | TX_BYTE_LENGTH : Transmission amount In Samsung Protocol                                                                                                          |
|      | 0x5B | PACKET_MODE    | [2:0] | 0x06  | 0x06 | PACKET_MODE : Coaxial Protocol Type  0 : Samsung Protocol 2 Line Mode 2 : Pelco Protocol Origin Mode 1 : Samsung Protocol 4 Line Mode 6 : Pelco Protocol Exp mode |
| 1    | 0x5C | PELCO_CTEN     | [0]   | 0x00  | 0x00 | PELCO_CTEN : PELCO Protocol Enable Bit (Active High)                                                                                                              |
|      | 0x5D | BL_HSP_01      | [7:0] | 0x46  | 0x46 | BL_HSP_01 : Start Point in Coaxial Protocol Active Line BL_HSP_01 is lower 8bit                                                                                   |
|      | 0x5E | BL_HSP_02      | [7:0] | 0x00  | 0x00 | BL_HSP_02 : Start Point in Coaxial Protocol Active Line BL_HSP_02 is upper 8bit                                                                                   |
|      | 0x5F | PELCO_SHOT     | [0]   | 0x00  | 0x00 | PELCO_SHOT : PELCO Protocol One Operation Enable signal                                                                                                           |

#### \* Registers to Audio Enable

| ADD  | RESS | REGISTER NAME | BITS | VALUE |      | DESCRIPTION                               |
|------|------|---------------|------|-------|------|-------------------------------------------|
| Bank | Addr | REGISTER NAME |      | NTSC  | PAL  | DESCRIPTION                               |
| 1    | 0x5E | SE AUD_72M    | [7]  | 0x00  | 0x00 | AUD_72M : Audio 72Mhz Enable Signal       |
|      |      |               |      |       |      | 0 : Audio 72Mhz Mode 1 : Audio 54Mhz Mode |

# Registers to Control Coaxial Data

| ADD  | RESS | REGISTER NAME | BITS  | VALUE |      | DESCRIPTION                                      |
|------|------|---------------|-------|-------|------|--------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыз    | NTSC  | PAL  | DESCRIPTION                                      |
|      | 0x60 | TX_DATA_01    | [7:0] | 0xAA  | 0xAA |                                                  |
|      | 0x61 | TX_DATA_02    | [7:0] | 0x1C  | 0x1C | TX_DATA_01 ~ TX_DATA_04                          |
|      | 0x62 | TX_DATA_03    | [7:0] | 0x18  | 0x18 | : 1 <sup>st</sup> field Data in Samsung Protocol |
|      | 0x63 | TX_DATA_04    | [7:0] | 0xFF  | 0xFF |                                                  |
|      | 0x64 | TX_DATA_05    | [7:0] | 0xAA  | 0xAA |                                                  |
|      | 0x65 | TX_DATA_06    | [7:0] | 0x3C  | 0x3C | TX_DATA_05 ~ TX_DATA_08                          |
|      | 0x66 | TX_DATA_07    | [7:0] | 0xFF  | 0xFF | : 2 <sup>nd</sup> field Data in Samsung Protocol |
| 1    | 0x67 | TX_DATA_08    | [7:0] | 0xFF  | 0xFF |                                                  |
| •    | 0x68 | TX_DATA_09    | [7:0] | 0xAA  | 0xAA |                                                  |
|      | 0x69 | TX_DATA_10    | [7:0] | 0x1B  | 0x1B | TX_DATA_09 ~ TX_DATA_12                          |
|      | 0x6A | TX_DATA_11    | [7:0] | 0x00  | 0x00 | : 3 <sup>rd</sup> field Data in Samsung Protocol |
|      | 0x6B | TX_DATA_12    | [7:0] | 0x00  | 0x00 |                                                  |
|      | 0x6C | TX_DATA_13    | [7:0] | 0xAA  | 0xAA |                                                  |
|      | 0x6D | TX_DATA_14    | [7:0] | 0x3B  | 0x3B | TX_DATA_13 ~ TX_DATA_16                          |
|      | 0x6E | TX_DATA_15    | [7:0] | 0x00  | 0x00 | : 4 <sup>th</sup> field Data in Samsung Protocol |
|      | 0x6F | TX_DATA_16    | [7:0] | 0x00  | 0x00 |                                                  |

#### \* Registers to Control Coaxial Data

| ADD  | RESS | REGISTER NAME  | вітѕ  | VALUE |      | DESCRIPTION                               |
|------|------|----------------|-------|-------|------|-------------------------------------------|
| Bank | Addr | REGISTER NAME  |       | NTSC  | PAL  | DESCRIPTION                               |
|      | 0x70 | PELCO_TXDAT_01 | [7:0] | 0x00  | 0x00 | PELCO_TXDAT_01 / PELCO_TXDAT_02           |
| 1    | 0x71 | PELCO_TXDAT_02 | [7:0] | 0x00  | 0x00 | : 18 <sup>th</sup> Line in PELCO Protocol |
| •    | 0x72 | PELCO_TXDAT_03 | [7:0] | 0x00  | 0x00 | PELCO_TXDAT_03 ~ PELCO_TXDAT_04           |
|      | 0x73 | PELCO_TXDAT_04 | [7:0] | 0x00  | 0x00 | : 19 <sup>th</sup> Line in PELCO Protocol |

### \* Registers to Control Output Port of Coaxial Protocol

| ADD  | RESS | REGISTER NAME                 | BITS  | VAI  | LUE  | DESCRIPTION                                                             |
|------|------|-------------------------------|-------|------|------|-------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME                 | ыіз   | NTSC | PAL  | DESCRIPTION                                                             |
|      | 0x74 | RX_DATA_01                    | [7:0] | R    | R    |                                                                         |
|      | 0x75 | RX_DATA_02                    | [7:0] | R    | R    | RX_DATA_01 ~ RX_DATA_04                                                 |
|      | 0x76 | RX_DATA_03                    | [7:0] | R    | R    | : 1 <sup>st</sup> line Rx data from Samsung Protocol                    |
|      | 0x77 | RX_DATA_04                    | [7:0] | R    | R    |                                                                         |
|      | 0x78 | RX_DATA_05                    | [7:0] | R    | R    |                                                                         |
|      | 0x79 | RX_DATA_06                    | [7:0] | R    | R    | RX_DATA_05 ~ RX_DATA_08                                                 |
|      | 0x7A | RX_DATA_07                    | [7:0] | R    | R    | : 2 <sup>nd</sup> line Rx data from Samsung Protocol                    |
|      | 0x7B | RX_DATA_08                    | [7:0] | R    | R    |                                                                         |
| 1    | 0x7C | VSO_INV                       | [7:0] | 0x00 | 0x00 | VSO_INV : Vertical Sync Inverter (Active High)                          |
|      | 0x7D | HSO_INV                       | [7:0] | 0x00 | 0x00 | HSO_INV : Horizontal Sync Inverter (Active High)                        |
|      | 0x7E | RX_THRESHOLD                  | [7:0] | 0x80 | 0x80 | RX_THRESHOLD : Controls Detecting Level of RX DATA                      |
|      | 0x7F | Hidden_Even_line_modification | [7:0] | 0x01 | 0x01 | Control Protocol Active line on each field                              |
|      | 0x8B | DEVICE_SEL                    | [2:0] | 0x00 | 0x00 | DEVICE_SEL : Control Video channel for Coaxial Protocol  0 : video ch 1 |

### \* Registers to Control Output Port of Coaxial Protocol

| ADD  | RESS   | REGISTER NAME  | вітѕ  | VALUE |      | DESCRIPTION                                                                   |
|------|--------|----------------|-------|-------|------|-------------------------------------------------------------------------------|
| Bank | Addr   | REGISTER NAME  |       | NTSC  | PAL  | DESCRIPTION                                                                   |
|      | 0x8C   | COAX_OUT_SEL_1 | [3:0] | 0x10  | 0x10 | COAX_OUT_SEL_x : Control output MPPx for coaxial command (x = channel number) |
|      |        | COAX_OUT_SEL_2 | [7:4] | 0.10  |      |                                                                               |
|      | 0x8D   | COAX_OUT_SEL_3 | [3:0] | 0x32  | 0x32 |                                                                               |
|      | UAGE . | COAX_OUT_SEL_4 | [7:4] | 0.432 |      |                                                                               |

#### \* Registers to Control RX Clean of Samsung Protocol

| ADD  | ADDRESS REGISTER NAME |               | BITS | VALUE |      | DESCRIPTION                                                                                                                                                         |
|------|-----------------------|---------------|------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr                  | REGISTER NAME | ыгэ  | NTSC  | PAL  | DESCRIPTION                                                                                                                                                         |
| 1    | 0x90                  | CLEAN         | [0]  | 0x00  | 0x00 | CLEAN  : RX Register is Read Only. So it need clean Condition First, this register set ON. Second, Read I2C Protocol 0x90. And then Clean the Samsung RX Registers. |



#### \* Registers to Control Video Encoder

| ADD  | RESS | REGISTER NAME | BITS  | VALUE |      | DESCRIPTION                                                                            |
|------|------|---------------|-------|-------|------|----------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | впэ   | NTSC  | PAL  | DESCRIPTION                                                                            |
|      |      | вw            | [7]   | 0x00  | 0x0D | BW : Black & White On  0 : Off (Color)  1 : On (Black & White)                         |
|      | 0xA0 | CCIR656       | [6]   |       |      | CCIR656 : Video Encoder Input Format Selection  0 : BT.1302 (960H)                     |
|      |      | PATTERN_ON    | [5]   |       |      | PATTERN_ON : Internal Patterns of Encoder  0 : Pattern Off                             |
| 1    |      | BLANK_ON      | [4]   |       |      | BLANK_ON : Pedestal Level On/Off  0 : Pedestal Level Off 1 : Pedestal Level On         |
|      |      | LNFMT         | [3]   |       |      | LNFMT : Field Frequency Selection  0 : 60Hz-NTSC                                       |
|      |      | V_ALTER       | [2]   |       |      | V_ALTER           : V alternation On/Off           0 : Off (NTSC)         1 : On (PAL) |
|      |      | FSC_SEL       | [1:0] |       |      | FSC_SEL : Subcarrier Frequency Selection  0 : NTSC-M                                   |

# \* Registers to Control Video Encoder

| ADD  | RESS | REGISTER NAME | вітѕ  | VALUE |      | DESCRIPTION                                                                                                                                                                                            |
|------|------|---------------|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr |               |       | NTSC  | PAL  | DESCRIPTION                                                                                                                                                                                            |
|      |      | BURST_RST     | [6]   |       |      | BURST_RST : Color Burst generation Reset at field start point (Low Active only)  0 : Field Reset                                                                                                       |
| 1    | 0xA2 | PÁT_NO        | [3:0] | 0x47  | 0x47 | 0 : White       1 : Yellow         2 : Cyan       3 : Green         4 : Magenta       5 : Red         6 : Blue       7 : Black         8 : Color_bar       9 : Multi_Burst         Others : Resolution |

### \* Registers to Control Video Encoder

| ADD  | RESS | REGISTER NAME | BITS  | VALUE   |      | DESCRIPTION                                                                                                                                                                             |
|------|------|---------------|-------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | כום   | NTSC    | PAL  | DESCRIPTION                                                                                                                                                                             |
|      |      | CBYPASS       | [7]   | 0x35 0x |      | CBYPASS : Color low-pass filter bypass  0 : Filter Operation                                                                                                                            |
| 1    | 0xA3 | CFIR_NO       | [5:4] |         | 0x35 | CFIR_NO : Color Low-pass filter selection  0 : 0.6MHz (720H)                                                                                                                            |
|      |      | YFIR_NO       | [2:0] |         | UX35 | YFIL_NO         : Y Low-pass filter selection         0 : 2.25MHz       1 : 3MHz         2 : 4MHz       3 : 5MHz         4 : 5.5MHz       5 : 6MHz         6 : 6.75MHz       7 : Bypass |

# \* Registers to Control Video Encoder

| ADD  | RESS | REGISTER NAME | BITS                | VAI  | _UE  | DESCRIPTION                                                                                                         |
|------|------|---------------|---------------------|------|------|---------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыіз                 | NTSC | PAL  | DESCRIPTION                                                                                                         |
|      | 0xA4 | Y_GAIN        | [7:0]               | 0x8D | 0x89 | Y_GAIN : Luminance Gain   00000000 : x0                                                                             |
|      | 0xA5 | U_GAIN        | [7:0]               | 0x85 | 0x95 | U_GAIN<br>: U Gain of Chrominance<br>00000000 : x0                                                                  |
|      | 0xA6 | V_GAIN        | [7:0]               | 0x88 | 0x95 | V_GAIN<br>: V Gain of Chrominance<br>00000000 : x0                                                                  |
| 1    | 0xA7 | SYNC_GAIN     | [7:0]               | 0x80 | 0x80 | SYNC_GAIN<br>: Sync Gain<br>00000000 : x0                                                                           |
|      | 0xA8 | BURST_GAIN    | BURST_GAIN [7:0] 0x | 0x8C | 0x93 | BURST_GAIN<br>: Color Burst Gain<br>00000000 : x0                                                                   |
|      | 0xA9 | PED_GAIN      | [7:0]               | 0x80 | 0x80 | PED_GAIN : Pedestal Level Gain  00000000 : x0                                                                       |
|      | 0xAA | BLANK_LVL     | [7:0]               | 0x80 | 0x80 | BLANK_LVL : Blank Level Control  00000000 : -40 IRE DC DOWN 10000000 : 0 IRE DC (default) 111111111 : +40 IRE DC UP |

#### \* Registers to Control Video Encoder

| ADD  | RESS | REGISTER NAME | BITS  | VAI  | LUE  | DESCRIPTION                                                                                        |
|------|------|---------------|-------|------|------|----------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыз    | NTSC | PAL  | DESCRIPTION                                                                                        |
|      | 0xAB | PHASE_TURN    | [7:0] | 0x80 | 0x80 | PHASE_TURN : Control SCH (Sub Carrier to Horizontal) Phase  0x00~0xFF : Phase Increase/Decrease    |
| 1    | 0xAC | H_DELAY       | [7:0] | 0x00 | 0x00 | H_DELAY : Horizontal Delay Control  0x00~0x7F : Shift Left                                         |
| '    | 0xAD | V_DELAY       | [7:0] | 0x00 | 0x00 | V_DELAY : Vertical Delay Control  0x00~0x7F : Shift Up                                             |
|      | 0xAE | YC_ON         | [0]   | 0x01 | 0x01 | YC_ON : Video Encoder Analog Output Selection (CVBS / S-VIDEO)  0 : CVBS output 1 : S-Video Output |

### **❖** Registers to Control MPP

| ADD  | RESS | DEGISTED NAME | DITO  | VAL  | _UE  | DECODINE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------|------|---------------|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | BITS  | NTSC | PAL  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      | 0xBC | MPP_SEL1      | [3:0] |      |      | MPP_SELx : Select MPPx pin output signals selection (x = MPP Pin number)  When MPPx_MSB(BANK1,0x4D) = 0,  0 : 0 (Zero)  1 : NOVIDEO status of ch.x  2 : Horizontal blank of ch.x  3 : Vertical blank of ch.x  4 : Field of ch.x                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      |      | MPP_SEL2      | [7:4] | 0x00 | 0x00 | 5 : Mute status of ch.x 6 : Motion status of ch.x 7 : interrupt request by the No video detection 8 : interrupt request by the Mute detection 9 : interrupt request by the Motion detection A : interrupt request by the Black detection B : interrupt request by the White detection C : MPP_GPIO[x-1] Value (BANK1, 0x4C) D : Coaxial Protocol Command of ch x E : Coaxial Protocol Command of ch total F : Test Mode(Don't use)                                                                                                                                                                                                                                                                         |
|      | 0xBD | MPP_SEL3      | [3:0] |      |      | When MPPx_MSB(BANK1,0x4D) = 1,  0 : 1 (One)  1 : Novid   Motion interrupt request  2 : Novid   Black interrupt request  3 : Novid   White interrupt request  4 : Black   White interrupt request  5 : Black   Motion interrupt request  6 : White   Motion interrupt request  7 : Novid   Motion   Black interrupt request  8 : Novid   Motion   White interrupt request  9 : Novid   Motion   White interrupt request  A : Novid   Motion   White interrupt request  B : Novid   Motion   White interrupt request  C : Black   White   Motion interrupt request  D : Black   White   Motion interrupt request  E : Black   White   Motion interrupt request  F : Black   White   Motion interrupt request |
|      |      | MPP_SEL4      | [7:4] |      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

#### Registers to Select Video Output

| ADD  | RESS | REGISTER NAME | BITS  | VAI   | _UE  | DESCRIPTION                                                                                                                           |
|------|------|---------------|-------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | 6110  | NTSC  | PAL  | DESCRIPTION                                                                                                                           |
|      | 0xC0 | VPORT1_SEQ1   | [3:0] |       |      |                                                                                                                                       |
|      |      | VPORT1_SEQ2   | [7:4] | 0x10  | 0x10 |                                                                                                                                       |
|      | 0xC1 | VPORT1_SEQ3   | [3:0] | 0.1.0 |      |                                                                                                                                       |
|      |      | VPORT1_SEQ4   | [7:4] |       |      | VPORTx_SEQy                                                                                                                           |
|      | 0xC2 | VPORT2_SEQ1   | [3:0] |       |      | : Select the type of output video signal through each video output port                                                               |
|      |      | VPORT2_SEQ2   | [7:4] | 0x32  | 0x32 | (x = VDO output port number, y= channel count for 1 port)                                                                             |
|      | 0xC3 | VPORT2_SEQ3   | [3:0] |       | CXCL | 0 : Nomal Display of Channel 1                                                                                                        |
|      |      | VPORT2_SEQ4   | [7:4] |       |      | 1 : Nomal Display of Channel 2 2 : Nomal Display of Channel 3                                                                         |
|      | 0xC4 | VPORT3_SEQ1   | [3:0] |       |      | 3 : Nomal Display of Channel 4                                                                                                        |
|      |      | VPORT3_SEQ2   | [7:4] | 0x10  | 0x10 | <ul> <li>8 : Motion Display of Channel 1</li> <li>9 : Motion Display of Channel 2</li> <li>A : Motion Display of Channel 3</li> </ul> |
|      | 0xC5 | VPORT3_SEQ3   | [3:0] |       |      |                                                                                                                                       |
| 1    |      | VPORT3_SEQ4   | [7:4] |       |      | B: Motion Display of Channel 4                                                                                                        |
| •    | 0xC6 | VPORT4_SEQ1   | [3:0] | 0x32  | 0x32 | Etc.: Not Use                                                                                                                         |
|      |      | VPORT4_SEQ2   | [7:4] |       |      |                                                                                                                                       |
|      | 0xC7 | VPORT4_SEQ3   | [3:0] |       |      |                                                                                                                                       |
|      |      | VPORT4_SEQ4   | [7:4] |       |      |                                                                                                                                       |
|      | 0xC8 | CH_OUT_SEL1   | [3:0] |       |      | CH_OUT_SEQx : Select the output form of the data generated in case that the system is not set at                                      |
|      |      | CH_OUT_SEL2   | [7:4] | 0x22  | 0x22 | No Video. (x = VDO output port number)  0 : 36MHz D1 data of 1ea channel                                                              |
|      | 0xC9 | CH_OUT_SEL3   | [3:0] |       | UALL | 36MHz time-mixed CIF 2ea channel     72MHz time-mixed D1 data of 2ea channel     72MHz time-mixed CIF data of 4ea channel             |
|      | UXC9 | CH_OUT_SEL4   | [7:4] |       |      | 8 : 144MHz time-mixed D1 data of 4ea channel  Etc.: Not Use                                                                           |

# Registers to Control Video Output Enable and MPP

| ADD  | RESS | REGISTER NAME | вітѕ | VALUE |      | DESCRIPTION                                             |
|------|------|---------------|------|-------|------|---------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыз   | NTSC  | PAL  | DESCRIF HON                                             |
|      |      | VDO_1_EN      | [0]  |       |      | VDO_x_EN                                                |
|      | 0xCA | VDO_2_EN      | [1]  | 0x0F  | 0x0F | : VDOx Port Enable (x = VDO output port number)         |
|      |      | VDO_3_EN      | [2]  |       |      | 0 : Disable 1 : Enable                                  |
| 1    |      | VDO_4_EN      | [3]  |       |      |                                                         |
| •    |      | MPP1_INV      | [0]  | 0x00  | 0x00 | MPPx_INV                                                |
|      | 0xCB | MPP2_INV      | [1]  |       |      | : MPPx pin output signal inversion (x = MPP pin number) |
|      |      | MPP3_INV      | [2]  |       |      | 0 : Non-Inversion                                       |
|      |      | MPP4_INV      | [3]  |       |      | 1 : Inversion                                           |

#### \* Registers to Select Video Output Clock

| ADD  | RESS | REGISTER NAME  | BITS  | VALUE        |      | DESCRIPTION                                                                                                                       |
|------|------|----------------|-------|--------------|------|-----------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME  | ыз    | NTSC         | PAL  | DESCRIPTION                                                                                                                       |
|      | 0xCC | VCLK1_SEL      |       | 7:4]<br>0x30 |      | VCLKx_SEL : Select clock frequency and phase of each port. (x = Port number)  0 : 36MHz clock with phase 1 (delay=0ns)            |
|      | 0xCD | VCLK2_SEL      | [7:4] |              |      | 36MHz clock with phase 2 (delay≒6.94ns)     36MHz clock with phase 3 (delay≒13.88ns)                                              |
|      | 0xCE | VCLK3_SEL      |       |              | 0x30 | 3 : 36MHz clock with phase 4 (delay≒27.7ns) 4 : 72MHz clock with phase 1 (delay=0ns) 5 : 72MHz clock with phase 2 (delay≒13.88ns) |
| 1    | 0xCF | VCLK4_SEL      |       |              |      | 6 : 144MHz clock with phase 1 (delay=0ns) 7 : 144MHz clock with phase 2 (delay ≒ 6.94ns)                                          |
|      | 0xCC | VCLK_1_DLY_SEL |       |              |      | VCLK_x_DLY_SEL  : Delay the output clock in the unit of ≒ 1ns. Can be delayed up to ≒ 15ns.                                       |
|      | 0xCD | VCLK_2_DLY_SEL | [3:0] |              |      | (x = Port number)                                                                                                                 |
|      | 0xCE | VCLK_3_DLY_SEL |       |              |      | 0000 : ≒ 1ns.<br>0100 : ≒ 4ns.                                                                                                    |
|      | 0xCF | VCLK_4_DLY_SEL |       |              |      | 1000 : ≒ 7ns.<br>1111 : ≒ 15ns.                                                                                                   |

#### Registers to Control Data

| ADD  | RESS | REGISTER NAME | BITS  | VALUE |      | DESCRIPTION                                                                                                                                                                                                                                                                               |
|------|------|---------------|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | פום   | NTSC  | PAL  | DESCRIPTION                                                                                                                                                                                                                                                                               |
| 1    | 0xD0 | OUT_DATA_INV  | [3:0] | 0x00  | 0x00 | OUT_DATA_INV : Each Channel VDO Output Data bit order control (0 : [7:0], 1 : [0:7])  OUT_DATA_INV[0] : VDO1 Port output order control OUT_DATA_INV[1] : VDO2 Port output order control OUT_DATA_INV[2] : VDO3 Port output order control OUT_DATA_INV[3] : VDO4 Port output order control |

# Registers to Control MPP

| ADD  | RESS | REGISTER NAME | BITS | VAI  | _UE  | DESCRIPTION                                                                       |
|------|------|---------------|------|------|------|-----------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | סוום | NTSC | PAL  | DESCRIPTION                                                                       |
|      | 0xD5 | S_CLK_ON      | [0]  | 0x01 | 0x01 | S_CLK_ON : ACLK_PB pin output selection for Clock Cascade  0 : 27MHz Clock Output |
|      |      | MPP1_DIR      | [0]  |      |      |                                                                                   |
|      |      | MPP2_DIR      | [1]  | 0x00 | 0x00 |                                                                                   |
| 1    |      | MPP3_DIR      | [2]  |      |      | MPPx_DIR : MPPx pin direction control (x = MPP pin number)                        |
|      | 0xD6 | MPP4_DIR      | [3]  |      |      | , , , , , , , , , , , , , , , , , , , ,                                           |
|      |      | MPP5_DIR      | [4]  |      |      | 0 : Output Direction                                                              |
|      |      | MPP6_DIR      | [5]  |      |      | 1 : Input Direction                                                               |
|      | _    | MPP7_DIR      | [6]  |      |      |                                                                                   |
|      |      | MPP8_DIR      | [7]  |      |      |                                                                                   |



#### \* Registers to Status Registers (Read Only)

| ADD  | RESS | REGISTER NAME | BITS | VAL   | .UE       | DESCRIPTION                                                                 |
|------|------|---------------|------|-------|-----------|-----------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыз   | NTSC  | PAL       | DESCRIPTION                                                                 |
|      |      | NOVID_01      | [0]  |       |           | NOVID_0x                                                                    |
|      | 0xD8 | NOVID_02      | [1]  | Read  | Read      | : Each Channel Video Decoder No Video detection Status (x = Channel number) |
|      | OADO | NOVID_03      | [2]  | Reau  | rtouu     | 0 : On Video                                                                |
|      |      | NOVID_04      | [3]  |       |           | 1 : No Video                                                                |
|      |      | MOTION_01     | [0]  |       |           | MOTION_0x                                                                   |
|      | 0xD9 | MOTION_02     |      | Read  | Read Read | : Each Channel Motion detection Status (x = Channel number)                 |
|      | OADO | MOTION_03     | [2]  | ricuu |           | 0 : No MOTION                                                               |
| 1    |      | MOTION_04     | [3]  |       |           | 1 : On MOTION                                                               |
| •    |      | BLACK_01      | [0]  |       | Read      | BLACK_0x                                                                    |
|      | 0xDA | BLACK_02      | [1]  | Read  |           | : Each Channel BLACK detection Status (x = Channel number)                  |
|      | UNDA | BLACK_03      | [2]  | rteau |           | 0 : No BLACK                                                                |
|      |      | BLACK_04      | [3]  |       |           | 1 : On BLACK                                                                |
|      |      | WHITE_01      | [0]  |       |           | WHITE_0x : Each Channel WHITE detection Status (x = Channel number)         |
|      | 0xDB | WHITE_02      | [1]  | Read  | Read      | . Laur Granner Will E detection Status (x = Granner number)                 |
|      |      | WHITE_03      | [2]  |       |           | 0 : No WHITE                                                                |
|      |      | WHITE_04      | [3]  |       |           | 1 : On WHITE                                                                |

### \* Registers to Status Registers (Read Only)

| ADD  | RESS | REGISTER NAME     | BITS       | VAI   | UE    | DESCRIPTION                                                                         |
|------|------|-------------------|------------|-------|-------|-------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME     | ыю         | NTSC  | PAL   | DESCRIPTION                                                                         |
|      |      | MUTE_01  MUTE _02 | [0]<br>[1] |       |       |                                                                                     |
|      |      | MUTE _03          | [2]        |       |       | MUTE_0x                                                                             |
|      | 0xDC | MUTE _04          | [3]        | Read  | Read  | : Each Internal 8 Channel MUTE detection Status (x = Channel number)                |
|      |      | MUTE _05          | [4]        | rtouu | rtoud | 0 : On Audio                                                                        |
|      |      | MUTE _06          | [5]        |       |       | 1 : No Audio (MUTE)                                                                 |
|      |      | MUTE _07          | [6]        |       |       |                                                                                     |
|      |      | MUTE _08          | [7]        |       |       |                                                                                     |
|      |      | MUTE _09          | [0]        |       | Read  |                                                                                     |
|      |      | MUTE _10          | [1]        | Read  |       |                                                                                     |
| 1    |      | MUTE _11          | [2]        |       |       | MUTE_0x  : Each External 8 Channel MUTE detection Status (x-1 = EXT Channel number) |
|      | 0xDD | MUTE _12          | [3]        |       |       | . Each External o Chainer MOTE detection Status (x-T = EXT Chainer number)          |
|      |      | MUTE _13          | [4]        |       |       | 0 : On Audio                                                                        |
|      |      | MUTE _14          | [5]        |       |       | 1 : No Audio (MUTE)                                                                 |
|      |      | MUTE _15          | [6]        |       |       |                                                                                     |
|      |      | MUTE _16          | [7]        |       |       |                                                                                     |
|      |      | MUTEMIC_01        | [0]        |       |       | MUTEMIC_0x : Each Internal Mic Channel MUTE detection Status (x = Channel number)   |
|      | 0xDE | MUTEMIC_02        | [1]        | Read  | Read  | 0 : On Audio 1 : No Audio (MUTE)                                                    |
|      |      | MUTEMIC_03        | [2]        |       |       | MUTEMIC_0x : Each External Mic Channel MUTE detection Status (x-1 = Channel number) |
|      |      | MUTEMIC_04        | [3]        |       |       | 0 : On Audio 1 : No Audio (MUTE)                                                    |

# Registers to Status Registers (Read Only)



#### NVP1914

#### 4-CH 960H Video Decoders and Audio Codecs with Video Encoder

| ADDI | RESS | REGISTER NAME | BITS | VALUE        |       | DESCRIPTION                                                                       |
|------|------|---------------|------|--------------|-------|-----------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | 5    | NTSC         | PAL   | DESCRIPTION                                                                       |
|      |      | NOVID_01B     | [0]  |              |       | NOVID_0xB : Each Channel Video Decoder No Video detection Status with HOLD option |
|      | 0xE0 | NOVID_02B     | [1]  | Read         | Read  | (x = Channel number)                                                              |
|      |      | NOVID_03B     | [2]  |              |       | 0 : On Video                                                                      |
| 1    |      | NOVID_04B [3] |      | 1 : No Video |       |                                                                                   |
|      |      | MOTION_01B    | [0]  |              |       | MOTION_0xB                                                                        |
|      | 0xE1 | MOTION_02B    | [1]  | Read         | Read  | : Each Channel Motion detection Status with HOLD option<br>(x = Channel number)   |
|      | 0    | MOTION_03B    | [2]  |              | 11000 | A . N. MOTON                                                                      |
|      |      | MOTION_04B    | [3]  |              |       | 0 : No MOTION<br>1 : On MOTION                                                    |

# Registers to Show Chip Status (Read Only)

| ADD  | RESS   | REGISTER NAME | BITS | VALUE  |      | DESCRIPTION                                                                 |
|------|--------|---------------|------|--------|------|-----------------------------------------------------------------------------|
| Bank | Addr   | REGIOTER NAME | 5    | NTSC   | PAL  | DESCRIPTION                                                                 |
|      | 0xE2   | BLACK_01B     | [0]  |        |      | BLACK_0xB                                                                   |
|      |        | BLACK_02B     | [1]  | Read   | Read | : Each Channel BLACK detection Status with HOLD option (x = Channel number) |
|      |        | BLACK_03B     | [2]  | , redu |      | 0 : No BLACK                                                                |
| 1    |        | BLACK_04B     | [3]  |        |      | 1 : On BLACK                                                                |
| •    |        | WHITE_01B     | [0]  | Read   | Read | WHITE_0xB                                                                   |
|      | 0xE3   | WHITE_02B     | [1]  |        |      | : Each Channel WHITE detection Status with HOLD option (x = Channel number) |
|      | 0X20 _ | WHITE_03B     | [2]  |        |      | 0 : No WHITE                                                                |
|      |        | WHITE_04B     | [3]  |        |      | 1 : On WHITE                                                                |

# \* Registers to Show Chip Status (Read Only)

| ADD  | RESS | DEGICTED NAME | DITC | VAI  | LUE  | DESCRIPTION                                                                                 |
|------|------|---------------|------|------|------|---------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME | BITS | NTSC | PAL  | DESCRIPTION                                                                                 |
|      |      | MUTE_01B      | [0]  |      |      |                                                                                             |
|      |      | MUTE_02B      | [1]  |      |      |                                                                                             |
|      |      | MUTE_03B      | [2]  |      |      | MUTE_0xB                                                                                    |
|      | 0xE4 | MUTE_04B      | [3]  | Read | Read | : Each Internal 8 Channel MUTE detection Status with HOLD option (x = Channel number)       |
|      |      | MUTE_05B      | [4]  |      |      | 0 : On Audio                                                                                |
|      |      | MUTE_06B      | [5]  |      |      | 1 : No Audio (MUTE)                                                                         |
|      |      | MUTE_07B      | [6]  |      |      |                                                                                             |
|      |      | MUTE_08B      | [7]  | Ì    |      |                                                                                             |
|      |      | MUTE_09B      | [0]  |      | Read |                                                                                             |
|      |      | MUTE_10B      | [1]  | Read |      |                                                                                             |
| 1    |      | MUTE_11B      | [2]  |      |      | MUTE_0xB                                                                                    |
|      | 0xE5 | MUTE_12B      | [3]  |      |      | : Each External 8 Channel MUTE detection Status with HOLD option (x-1 = EXT Channel number) |
|      |      | MUTE_13B      | [4]  |      |      | 0 : On Audio                                                                                |
|      |      | MUTE_14B      | [5]  |      |      | 1 : No Audio (MUTE)                                                                         |
|      |      | MUTE_15B      | [6]  |      |      |                                                                                             |
|      |      | MUTE_16B      | [7]  |      |      |                                                                                             |
|      |      | MUTEMIC_01B   | [0]  |      |      | MUTEMIC_0xB : Each Internal 1 Mic Channel MUTE detection Status (x = Channel number)        |
|      | 0xE6 | MUTEMIC_02B   | [1]  | Read | Read | 0 : On Audio 1 : No Audio (MUTE)                                                            |
|      | UNEO | MUTEMIC_03B   | [2]  |      | Keau | MUTEMIC_0xB : Each External 1 Mic Channel MUTE detection Status (x-1 = Channel number)      |
|      |      | MUTEMIC_04B   | [3]  |      |      | 0 : On Audio 1 : No Audio (MUTE)                                                            |

# ❖ Registers to Show Chip Status

| ADD  | RESS | REGISTER NAME            | вітѕ | VALUE |      | DESCRIPTION                                                                                                                                                                                |
|------|------|--------------------------|------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME            |      | NTSC  | PAL  | DESCRIPTION                                                                                                                                                                                |
|      | 0xE8 | RD_STATE_CLR  STATE_HOLD | [7]  | 0x10  | 0x10 | RD_STATE_CLR : Interrupt clear condition selection  0 : Interrupt clear when BANK1, 0xE0~0xE6 Addr Register Read  1 : Interrupt clear when BANK1, 0xD8~0xDE / 0xE0~0xE6 Addr Register Read |
|      |      |                          | [4]  | 0x00  | 0x00 | STATE_HOLD : Interrupt Hold condition selection  0 : No Hold Option, State is Real Time update.  1 : Hold Option operation. State is Hold until cleared                                    |

### Registers to Show Chip Status

| ADD  | RESS | DECICTED NAME | BITS  | VALUE |      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|------|---------------|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME |       | NTSC  | PAL  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      |      | IRQ_INV       | [3]   | 0x00  | 0x00 | IRQ_INV : IRQ pin output signal inversion  0 : Not Inversion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1    | 0xE9 | IRQ_SEL       | [2:0] | 0x00  | 0x00 | IRQ_SEL : Select IRQ pin output signals selection  When IRQ_MSB(BANK1,0x4E[0]) = 0, 0 : 0 (Zero) 1 : interrupt request by the No video detection 2 : interrupt request by the Motion detection 3 : interrupt request by the Motion detection 4 : interrupt request by the Black detection 5 : interrupt request by the White detection 6 : ALINKO 7 : BNCO  When IRQ_MSB(BANK1,0x4E[0]) = 1, 0 : Novid   Motion interrupt request 1 : Novid   Motion interrupt request 2 : Novid   White interrupt request 3 : Black   White interrupt request 4 : Black   Motion interrupt request 5 : White   Motion interrupt request 6 : Novid   Motion   Black interrupt request 7 : Black   White   Motion interrupt request |

# Registers to Show Chip Status (Read Only)

| ADD  | RESS | REGISTER NAME | BITS | VAI   | LUE  | DESCRIPTION                                              |
|------|------|---------------|------|-------|------|----------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыіз  | NTSC  | PAL  | DESCRIPTION                                              |
|      |      | AGC_LOCK_01   | [0]  |       |      | AGC_LOCK_0x                                              |
|      | 0xEC | AGC_LOCK_02   | [1]  | Read  | Read | : Video AGC Locking Status ( x = channel number )        |
|      |      | AGC_LOCK_03   | [2]  | rtouu | Keau | 0 : No Locking                                           |
|      |      | AGC_LOCK_04   | [3]  |       |      | 1 : Locking                                              |
|      | 0xED | CMP_LOCK_01   | [0]  | Read  | Read | CMP_LOCK_0x                                              |
| 1    |      | CMP_LOCK_02   | [1]  |       |      | : Video CLAMP Locking status ( x = channel number )      |
| •    |      | CMP_LOCK_03   | [2]  |       |      | 0 : No Locking                                           |
|      |      | CMP_LOCK_04   | [3]  |       |      | 1 : Locking                                              |
|      |      | H_LOCK_01     | [0]  |       |      | H_LOCK_0x                                                |
|      | 0xEE | H_LOCK_02     | [1]  | Read  | Read | : Video Horizontal Locking status ( x = channel number ) |
|      |      | H_LOCK_03     | [2]  |       |      | 0 : No Locking                                           |
|      |      | H_LOCK_04     | [3]  |       |      | 1 : Locking                                              |

### \* Registers to Show Chip Status (Read Only)

| ADD  | RESS | REGISTER NAME | BITS  | VAI  | LUE  | DESCRIPTION                                           |
|------|------|---------------|-------|------|------|-------------------------------------------------------|
| Bank | Addr | REGISTER NAME | ыз    | NTSC | PAL  | DESCRIPTION                                           |
|      |      | Auto_NT_01    | [1:0] |      |      | Auto_NT_0x                                            |
|      | 0xEF | Auto_NT_02    | [3:2] | Read | Read | : NT/PAL Detection status (x = channel number)        |
|      |      | Auto_NT_03    | [5:4] |      |      | [0]=0 : PAL [0]=1 : NTSC                              |
|      |      | Auto_NT_04    | [7:6] |      |      | [1]=0 : Not detect Standard [1]=1 : Detect Standard   |
|      | 0xF1 | FLD_01        | [1:0] |      | Read | FLD_0x                                                |
| 1    |      | FLD_02        | [3:2] | Read |      | : Field Detection status (x = channel number)         |
|      |      | FLD_03        | [5:4] |      |      | [0]=0 : Odd Field [0]=1 : Even Field                  |
|      |      | FLD_04        | [7:6] |      |      | [1]=0 : Not detect Standard [1]=1 : Detect Standard   |
|      |      | BW_01         | [0]   |      |      | BW_0x                                                 |
|      | 0xF3 | BW_02         | [1]   | Read | Read | : Black / White Detection status (x = channel number) |
|      |      | BW_03         | [2]   |      |      | 0 : Color                                             |
|      |      | BW_04         | [3]   |      |      | 1 : B/W                                               |

# Registers to Show Chip Status (Read Only)

| ADD  | RESS | REGISTER NAME | вітѕ  | VALUE |      | DESCRIPTION                                                                        |
|------|------|---------------|-------|-------|------|------------------------------------------------------------------------------------|
| Bank | Addr | REGISTER NAME |       | NTSC  | PAL  | DESCRIFTION                                                                        |
|      | 0xF4 | DEV_ID        | [7:0] | 0x81  | 0x81 | <b>DEV_ID</b> : It shows Device ID (NVP1914)                                       |
|      | 0xF5 | REV_ID        | [3:0] | 0x00  | 0x00 | REV_ID : It shows Device ID (NVP1914)                                              |
| 1    | 0xF6 | CMP_VALUE     | [7:0] | Read  | Read | CMP_VALUE : Show the value for CLAMP about Channel selected by CMP_AGC_CH register |
| •    | 0xF7 | AGC_VALUE     | [7:0] | Read  | Read | AGC_VALUE : Show the value for AGC about Channel selected by CMP_AGC_CH register   |
|      | 0xF8 | CMP_AGC_CH    | [3:0] | 0x00  | 0x00 | CMP_AGC_CH : Channel Number to check CLAMP/AGC Status  0 : Channel 1               |



| ADD  | RESS                         | DECICTED NAME                                      | BITS                             | VALUE |      | DESCRIPTION                                                                                                                                                                                                                                   |
|------|------------------------------|----------------------------------------------------|----------------------------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr                         | REGISTER NAME                                      | ВПЭ                              | NTSC  | PAL  | DESCRIPTION                                                                                                                                                                                                                                   |
|      | 0x00<br>0x02<br>0x04         | MOTION_OFF_01  MOTION_OFF_02  MOTION_OFF_03        | [4]                              |       |      | MOTION_OFF_0x : Motion Detection On/Off Selection ( x = channel number )  0 : Motion detection on  1 : Motion detection off                                                                                                                   |
|      | 0x00                         | MOTION_PIC_01                                      |                                  | 0x03  | 0x03 | MOTION_PIC_0x : Indicates the type of processing made on the area where motion is generated. ( x = channel number )                                                                                                                           |
|      | 0x02<br>0x04<br>0x06         | MOTION_PIC_03                                      |                                  |       |      | No processing made on the area where motion is generated.     One Field (Luma – 32)     One Field (Luma – 48)     All Field (Luma – 48)                                                                                                       |
| 2    | 0x01<br>0x03<br>0x05<br>0x07 | MOD_TSEN_01  MOD_TSEN_02  MOD_TSEN_03  MOD_TSEN_04 | [7:0]                            | 0x60  | 0x60 | MOD_TSEN_0x : Motion Temporal Sensitivity. ( x = channel number )  The value ( the sum of the motion block ) bases on which it is determined whether motion is generated or not( 0 -> 255 The greater the number, the less sensitive it gets) |
|      | 0x10                         | MOD_PSEN_01  MOD_PSEN_02  MOD_PSEN_03  MOD_PSEN_04 | [1:0]<br>[3:2]<br>[5:4]<br>[7:6] | 0x00  | 0x00 | MOD_PSEN_0x : Motion Pixed Sensitivity. Register that determines how much data input in the Motion block is used to search for motion (x = channel number)  0 : bypass                                                                        |
|      | 0x12                         | MD_960H_01  MD_960H_02  MD_960H_03  MD_960H_04     | [0]<br>[1]<br>[2]<br>[3]         | 0xFF  | 0xFF | MD_960H_0x : Motion Detection 720H/960H Selection ( x = channel number )  0 : Motion Detection 720H Operation 1 : Motion Detection 960H Operation                                                                                             |

| ADDF | RESS         |                          |            | VAL      | UE   |                                                                                                                                                                                     |
|------|--------------|--------------------------|------------|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr         | REGISTER NAME            | BITS       | NTSC     | PAL  | DESCRIPTION                                                                                                                                                                         |
|      |              | CHx_MOD_01               | [7]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_02               | [6]        |          |      |                                                                                                                                                                                     |
|      | 0x20<br>0x38 | CHx_MOD_03               | [5]        |          | 0xFF |                                                                                                                                                                                     |
|      | 0x50         | CHx_MOD_04               | [4]        | 0xFF     |      |                                                                                                                                                                                     |
|      | 0x68         | CHx_MOD_05               | [3]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_06               | [2]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_07               | [1]        |          | 1    |                                                                                                                                                                                     |
|      |              | CHx_MOD_08               | [0]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_09               | [7]        |          |      |                                                                                                                                                                                     |
|      | 0x21         | CHx_MOD_10               | [6]        |          |      |                                                                                                                                                                                     |
|      | 0x39         | CHx_MOD_11               | [5]        | 0xFF     |      |                                                                                                                                                                                     |
|      | 0x51         | CHx_MOD_12               | [4]        |          | 0xFF |                                                                                                                                                                                     |
|      | 0x69         | CHx_MOD_13               | [3]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_14               | [2]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_15               | [1]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_16               | [0]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_17               | [7]        |          |      |                                                                                                                                                                                     |
|      | 0x22         | CHx_MOD_18               | [6]        |          | 0xFF |                                                                                                                                                                                     |
|      | 0x3A         | CHx_MOD_19               | [5]        |          |      |                                                                                                                                                                                     |
|      | 0x52         | CHx_MOD_20               | [4]        | 0xFF     |      |                                                                                                                                                                                     |
|      | 0x6A         | CHx_MOD_21               | [3]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_22               | [2]        |          |      | CHx_MOD_01 ~ CHx_MOD_192 : Block enable to detect motion/black/white                                                                                                                |
|      |              | CHx_MOD_23               | [1]        |          |      | The entire screen is divided into 192 sections to each of while enable is allocated.  (x = channel number)  0: Motion/Black/White Block Disable  1: Motion/Black/White Block Enable |
| 2    |              | CHx_MOD_24               | [0]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_25               | [7]        | . 0xFF   | 0xFF |                                                                                                                                                                                     |
|      | 0x23         | CHx_MOD_26               | [6]        |          |      |                                                                                                                                                                                     |
|      | 0x3B         | CHx_MOD_27               | [5]        |          |      |                                                                                                                                                                                     |
|      | 0x53         | CHx_MOD_28               | [4]        |          |      |                                                                                                                                                                                     |
|      | 0x6B         | CHx_MOD_29               | [3]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_30               | [2]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_31               | [1]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_32               | [0]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_33               | [7]        |          |      |                                                                                                                                                                                     |
|      | 0x24         | CHx_MOD_34               | [6]        |          |      |                                                                                                                                                                                     |
|      | 0x3C         | CHx_MOD_35               | [5]        |          |      |                                                                                                                                                                                     |
|      | 0x54         | CHx_MOD_36               | [4]        | 0xFF     | 0xFF |                                                                                                                                                                                     |
|      | 0x6C         | CHx_MOD_37               | [3]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_38               | [2]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_39               | [1]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_40               | [0]        | <u> </u> |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_41<br>CHx_MOD_42 | [7]        |          |      |                                                                                                                                                                                     |
|      | 0x25         | CHX_MOD_42  CHX_MOD_43   | [6]<br>[5] |          |      |                                                                                                                                                                                     |
|      | 0x3D         | CHX_MOD_43  CHX_MOD_44   |            |          |      |                                                                                                                                                                                     |
|      | 0x55         | CHX_MOD_45               | [4]        | 0xFF     | 0xFF |                                                                                                                                                                                     |
|      | 0x6D         |                          |            |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_46<br>CHx_MOD_47 | [2]        |          |      |                                                                                                                                                                                     |
|      |              |                          | [1]        |          |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_48               | [0]        | I        |      |                                                                                                                                                                                     |

| ADDI | RESS         | DEGICTED NAME | DITO | VAL      | .UE  | DEGODIDATION                                                                                                                                                                     |
|------|--------------|---------------|------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr         | REGISTER NAME | BITS | NTSC     | PAL  | DESCRIPTION                                                                                                                                                                      |
|      |              | CHx_MOD_49    | [7]  |          |      |                                                                                                                                                                                  |
|      | 000          | CHx_MOD_50    | [6]  |          |      |                                                                                                                                                                                  |
|      | 0x26<br>0x3E | CHx_MOD_51    | [5]  |          | 0xFF |                                                                                                                                                                                  |
|      | 0x56         | CHx_MOD_52    | [4]  | 0xFF     |      |                                                                                                                                                                                  |
|      | 0x6E         | CHx_MOD_53    | [3]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_54    | [2]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_55    | [1]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_56    | [0]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_57    | [7]  |          |      |                                                                                                                                                                                  |
|      | 0x27         | CHx_MOD_58    | [6]  |          |      |                                                                                                                                                                                  |
|      | 0x3F         | CHx_MOD_59    | [5]  | 0xFF     |      |                                                                                                                                                                                  |
|      | 0x57         | CHx_MOD_60    | [4]  |          | 0xFF |                                                                                                                                                                                  |
|      | 0x6F         | CHx_MOD_61    | [3]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_62    | [2]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_63    | [1]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_64    | [0]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_65    | [7]  |          |      |                                                                                                                                                                                  |
|      | 0x28         | CHx_MOD_66    | [6]  |          |      |                                                                                                                                                                                  |
|      | 0x40         | CHx_MOD_67    | [5]  |          |      |                                                                                                                                                                                  |
|      | 0x58         | CHx_MOD_68    | [4]  | 0xFF     | 0xFF |                                                                                                                                                                                  |
|      | 0x70         | CHx_MOD_69    | [3]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_70    | [2]  |          |      | CHx_MOD_01 ~ CHx_MOD_192 : Block enable to detect motion/black/white                                                                                                             |
|      |              | CHx_MOD_71    | [1]  |          | 1    | The entire screen is divided into 192 sections to each of while enable is allocated (x = channel number)  0: Motion/Black/White Block Disable 1: Motion/Black/White Block Enable |
| 2    |              | CHx_MOD_72    | [0]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_73    | [7]  | 0xFF     | 0xFF |                                                                                                                                                                                  |
|      | 0x29         | CHx_MOD_74    | [6]  |          |      |                                                                                                                                                                                  |
|      | 0x41         | CHx_MOD_75    | [5]  |          |      |                                                                                                                                                                                  |
|      | 0x59         | CHx_MOD_76    | [4]  |          |      |                                                                                                                                                                                  |
|      | 0x71         | CHx_MOD_77    | [3]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_78    | [2]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_79    | [1]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_80    | [0]  | <u> </u> |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_81    | [7]  |          |      |                                                                                                                                                                                  |
|      | 0x2A         | CHx_MOD_82    | [6]  |          |      |                                                                                                                                                                                  |
|      | 0x42         | CHx_MOD_83    | [5]  |          |      |                                                                                                                                                                                  |
|      | 0x5A         | CHx_MOD_84    | [4]  | 0xFF     | 0xFF |                                                                                                                                                                                  |
|      | 0x72         | CHx_MOD_85    | [3]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_86    | [2]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_87    | [1]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_88    | [0]  | <u> </u> |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_89    | [7]  |          |      |                                                                                                                                                                                  |
|      | 0x2B         | CHx_MOD_90    | [6]  |          |      |                                                                                                                                                                                  |
|      | 0x43         | CHx_MOD_91    | [5]  |          |      |                                                                                                                                                                                  |
|      | 0x5B         | CHx_MOD_92    | [4]  | 0xFF     | 0xFF |                                                                                                                                                                                  |
|      | 0x73         | CHx_MOD_93    | [3]  | -        |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_94    | [2]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_95    | [1]  |          |      |                                                                                                                                                                                  |
|      |              | CHx_MOD_96    | [0]  |          |      |                                                                                                                                                                                  |

| ADDF | RESS         |                            |            | VAL       | UE   |                                                                                                                                                                                     |
|------|--------------|----------------------------|------------|-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank | Addr         | REGISTER NAME              | BITS       | NTSC      | PAL  | DESCRIPTION                                                                                                                                                                         |
|      |              | CHx_MOD_97                 | [7]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_98                 | [6]        |           |      |                                                                                                                                                                                     |
|      | 0x2C<br>0x44 | CHx_MOD_99                 | [5]        |           |      |                                                                                                                                                                                     |
|      | 0x44<br>0x5C | CHx_MOD_100                | [4]        | 0xFF      | 0xFF |                                                                                                                                                                                     |
|      | 0x74         | CHx_MOD_101                | [3]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_102                | [2]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_103                | [1]        |           | 1    |                                                                                                                                                                                     |
|      |              | CHx_MOD_104                | [0]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_105                | [7]        |           |      |                                                                                                                                                                                     |
|      | 0x2D         | CHx_MOD_106                | [6]        |           |      |                                                                                                                                                                                     |
|      | 0x45         | CHx_MOD_107                | [5]        | 0xFF 0xFF |      |                                                                                                                                                                                     |
|      | 0x5D         | CHx_MOD_108                | [4]        |           | 0xFF |                                                                                                                                                                                     |
|      | 0x75         | CHx_MOD_109                | [3]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_110                | [2]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_111                | [1]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_112                | [0]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_113                | [7]        |           |      |                                                                                                                                                                                     |
|      | 0x2E         | CHx_MOD_114                | [6]        | 0xFF      | 0xFF |                                                                                                                                                                                     |
|      | 0x46         | CHx_MOD_115                | [5]        |           |      |                                                                                                                                                                                     |
|      | 0x5E         | CHx_MOD_116                | [4]        |           |      |                                                                                                                                                                                     |
|      | 0x76         | CHx_MOD_117                | [3]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_118                | [2]        |           |      | CHx_MOD_01 ~ CHx_MOD_192 : Block enable to detect motion/black/white                                                                                                                |
|      |              | CHx_MOD_119                | [1]        |           | 1    | The entire screen is divided into 192 sections to each of while enable is allocated.  (x = channel number)  0: Motion/Black/White Block Disable  1: Motion/Black/White Block Enable |
| 2    |              | CHx_MOD_120                | [0]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_121                | [7]        | . 0xFF    | 0xFF |                                                                                                                                                                                     |
|      | 0x2F         | CHx_MOD_122                | [6]        |           |      |                                                                                                                                                                                     |
|      | 0x47         | CHx_MOD_123                | [5]        |           |      |                                                                                                                                                                                     |
|      | 0x5F         | CHx_MOD_124                | [4]        |           |      |                                                                                                                                                                                     |
|      | 0x77         | CHx_MOD_125                | [3]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_126                | [2]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_127                | [1]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_128                | [0]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_129                | [7]        |           |      |                                                                                                                                                                                     |
|      | 000          | CHx_MOD_130                | [6]        |           |      |                                                                                                                                                                                     |
|      | 0x30<br>0x48 | CHx_MOD_131                | [5]        |           |      |                                                                                                                                                                                     |
|      | 0x40         | CHx_MOD_132                | [4]        | 0xFF      | 0xFF |                                                                                                                                                                                     |
|      | 0x78         | CHx_MOD_133                | [3]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_134                | [2]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_135                | [1]        |           |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_136                | [0]        | <u> </u>  |      |                                                                                                                                                                                     |
|      |              | CHx_MOD_137                | [7]        |           |      |                                                                                                                                                                                     |
|      | 0x31         | CHx_MOD_138<br>CHx_MOD_139 | [6]<br>[5] |           |      |                                                                                                                                                                                     |
|      | 0x49         | CHX_MOD_139  CHX_MOD_140   |            |           |      |                                                                                                                                                                                     |
|      | 0x61         | CHx_MOD_141                | [4]        | 0xFF      | 0xFF |                                                                                                                                                                                     |
|      | 0x79         | CHX_MOD_141  CHX_MOD_142   |            |           |      |                                                                                                                                                                                     |
|      |              | CHX_MOD_142  CHX_MOD_143   | [2]        |           |      |                                                                                                                                                                                     |
|      |              | CHX_MOD_143  CHX_MOD_144   | [1]        |           |      |                                                                                                                                                                                     |
|      |              | CITA_WIOD_144              | [0]        | I         |      |                                                                                                                                                                                     |

| ADD  | RESS         |               |      | VAL      | UE   |                                                                                      |
|------|--------------|---------------|------|----------|------|--------------------------------------------------------------------------------------|
| Bank | Addr         | REGISTER NAME | BITS | NTSC     | PAL  | DESCRIPTION                                                                          |
|      |              | CHx_MOD_145   | [7]  |          |      |                                                                                      |
|      |              | CHx_MOD_146   | [6]  |          |      |                                                                                      |
|      | 0x32         | CHx_MOD_147   | [5]  |          | 0xFF |                                                                                      |
|      | 0x4A<br>0x62 | CHx_MOD_148   | [4]  | 0xFF     |      |                                                                                      |
|      | 0x7A         | CHx_MOD_149   | [3]  | UXFF     |      |                                                                                      |
|      |              | CHx_MOD_150   | [2]  |          |      |                                                                                      |
|      |              | CHx_MOD_151   | [1]  |          |      |                                                                                      |
|      |              | CHx_MOD_152   | [0]  |          |      |                                                                                      |
|      |              | CHx_MOD_153   | [7]  |          |      |                                                                                      |
|      | 022          | CHx_MOD_154   | [6]  |          |      |                                                                                      |
|      | 0x33<br>0x4B | CHx_MOD_155   | [5]  | 0xFF 0xF |      |                                                                                      |
|      | 0x63         | CHx_MOD_156   | [4]  |          | 0xFF |                                                                                      |
|      | 0x7B         | CHx_MOD_157   | [3]  |          |      |                                                                                      |
|      |              | CHx_MOD_158   | [2]  |          |      |                                                                                      |
|      |              | CHx_MOD_159   | [1]  |          |      |                                                                                      |
|      |              | CHx_MOD_160   | [0]  |          |      |                                                                                      |
|      |              | CHx_MOD_161   | [7]  |          |      |                                                                                      |
|      | 0.24         | CHx_MOD_162   | [6]  |          | 0xFF |                                                                                      |
|      | 0x34<br>0x4C | CHx_MOD_163   | [5]  |          |      |                                                                                      |
|      | 0x64         | CHx_MOD_164   | [4]  | 0xFF     |      |                                                                                      |
|      | 0x7C         | CHx_MOD_165   | [3]  |          |      |                                                                                      |
|      |              | CHx_MOD_166   | [2]  |          |      | CHx_MOD_01 ~ CHx_MOD_192 : Block enable to detect motion/black/white                 |
|      |              | CHx_MOD_167   | [1]  |          | 1    | The entire screen is divided into 192 sections to each of while enable is allocated. |
| 2    |              | CHx_MOD_168   | [0]  |          |      | ( x = channel number )                                                               |
| _    |              | CHx_MOD_169   | [7]  |          | 0xFF | 0 : Motion/Black/White Block Disable 1 : Motion/Black/White Block Enable             |
|      | 0x35         | CHx_MOD_170   | [6]  |          |      |                                                                                      |
|      | 0x4D         | CHx_MOD_171   | [5]  |          |      |                                                                                      |
|      | 0x65         | CHx_MOD_172   | [4]  | 0xFF     |      |                                                                                      |
|      | 0x7D         | CHx_MOD_173   | [3]  |          |      |                                                                                      |
|      |              | CHx_MOD_174   | [2]  |          |      |                                                                                      |
|      |              | CHx_MOD_175   | [1]  |          |      |                                                                                      |
|      |              | CHx_MOD_176   | [0]  |          |      |                                                                                      |
|      |              | CHx_MOD_177   | [7]  |          |      |                                                                                      |
|      | 0x36         | CHx_MOD_178   | [6]  |          |      |                                                                                      |
|      | 0x4E         | CHx_MOD_179   | [5]  |          |      |                                                                                      |
|      | 0x66         | CHx_MOD_180   | [4]  | 0xFF     | 0xFF |                                                                                      |
|      | 0x7E         | CHx_MOD_181   | [3]  |          |      |                                                                                      |
|      |              | CHx_MOD_182   | [2]  |          |      |                                                                                      |
|      |              | CHx_MOD_183   | [1]  |          |      |                                                                                      |
|      |              | CHx_MOD_184   | [0]  |          |      |                                                                                      |
|      |              | CHx_MOD_185   | [7]  |          |      |                                                                                      |
|      | 0x37         | CHx_MOD_186   | [6]  |          |      |                                                                                      |
|      | 0x4F         | CHx_MOD_187   | [5]  |          |      |                                                                                      |
|      | 0x67         | CHx_MOD_188   | [4]  | 0xFF     | 0xFF |                                                                                      |
|      | 0x7F         | CHx_MOD_189   | [3]  |          |      |                                                                                      |
|      |              | CHx_MOD_190   | [2]  |          |      |                                                                                      |
|      |              | CHx_MOD_191   | [1]  |          |      |                                                                                      |
|      |              | CHx_MOD_192   | [0]  | <u> </u> |      |                                                                                      |

### \* Registers to Control Video Mode

| ADDI | RESS   | REGISTER NAME | BITS | VAL  | UE   | DESCRIPTION                                  |
|------|--------|---------------|------|------|------|----------------------------------------------|
| Bank | Addr   | REGISTER NAME | ыіз  | NTSC | PAL  | DESCRIPTION                                  |
|      |        | SEL960H_04    | [3]  |      |      | SEL 960H 0x                                  |
| 2    | 0×63   | SEL960H_03    | [2]  |      | 0x00 | : 720H/960H Selection ( x = channel number ) |
| 3    | 3 0x63 | SEL960H_02    | [1]  | 0x00 | UXUU | 0: 36MHz 960H Mode 1: 36MHz 720H Mode        |
|      |        | SEL960H_01    | [0]  |      |      | 0. 30WH2 30011 Widde                         |

#### 8. Electrical characteristics

#### 8.1. Absolute Maximum Ratings

| Parameter                         | Symbol              | Min | Тур | Max  | Unit |
|-----------------------------------|---------------------|-----|-----|------|------|
| 1.2V Digital Power Supply Voltage | V <sub>VDD1DM</sub> | 0.5 | -   | 1.32 | v    |
| 1.8V Analog Power Supply Voltage  | V <sub>VDD1AM</sub> | 0.5 | -   | 1.95 | v    |
| 3.3V Digital Power Supply Voltage | $V_{VDD3DM}$        | 0.5 | =   | 3.6  | v    |
| 3.3V Analog Power Supply Voltage  | V <sub>VDD3AM</sub> | 0.5 | -   | 3.6  | V    |
| Voltage for Digital pins          | V <sub>DIO</sub>    | 0.5 | -   | 4.6  | v    |
| Voltage for Analog Inputs         | $V_{AIO}$           | 0.5 | =   | 1.95 | v    |
| Storage Temperature               | Ts                  | -40 | -   | 125  | ပ    |
| Junction Temperature              | T <sub>J</sub>      | -40 | (   | 125  | ຽ    |
| Vapor phase soldering (15 Sec)    | T <sub>VSOL</sub>   | -   | 1   | 220  | ъ    |

Note: This Device should be operated under recommended operating condition. Since, absolute maximum rating condition can either cause device reliability problem or damage the device sufficiently to cause immediate failure.

### 8.2. Recommended Operating Condition

| Parameter                         | Symbol             | Min  | Тур | Max  | Unit |
|-----------------------------------|--------------------|------|-----|------|------|
| 1.2V Digital Power Supply Voltage | V <sub>VDD1D</sub> | 1.08 | 1.2 | 1.32 | v    |
| 1.8V Analog Power Supply Voltage  | V <sub>VDD1A</sub> | 1.65 | 1.8 | 1.95 | v    |
| 3.3V Digital Power Supply Voltage | V <sub>VDD3D</sub> | 3.0  | 3.3 | 3.6  | v    |
| 3.3V Analog Power Supply Voltage  | V <sub>VDD3A</sub> | 3.0  | 3.3 | 3.6  | v    |
| Ambient operating temperature     | V <sub>A</sub>     | 0    | -   | 70   | ື    |

#### 8.3. DC Characteristics

|                                                      |                  |      |     | I                      |      |
|------------------------------------------------------|------------------|------|-----|------------------------|------|
| Parameter                                            | Symbol           | Min  | Тур | Max                    | Unit |
| Input Low Voltage                                    | V <sub>IL</sub>  | -0.3 | -   | 0.8                    | v    |
| Input High Voltage                                   | V <sub>IH</sub>  | 2    | -   | V <sub>DD3D</sub> +0.3 | v    |
| Input Leakage Current                                | I <sub>L</sub>   | -    | -   | ±1                     | uA   |
| Input Capacitance (f = 1Mhz, V <sub>IN</sub> = 2.4V) | C <sub>IN</sub>  | -    | -   | 10                     | pF   |
| Output Low Voltage (I <sub>oL</sub> = 8.0mA)         | V <sub>OL</sub>  | -    | -   | 0.4                    | v    |
| Output High Voltage (I <sub>OH</sub> = 12mA)         | V <sub>OH</sub>  | 2.4  | -   | -                      | v    |
| Tri-State Output Leakage Current                     | l <sub>oz</sub>  | -    | -   | ±1                     | uA   |
| Output Capacitance                                   | C <sub>OUT</sub> | -    | -   | 10                     | pF   |

#### 8.4. AC Characteristics

| Parameter                         | Symbol                 | Min  | Тур               | Max | Unit  |
|-----------------------------------|------------------------|------|-------------------|-----|-------|
| ( Power Supply Current )          |                        |      |                   |     |       |
| 1.2V Digital Power Supply Current | I <sub>VDD1D</sub>     | -    | TBD               | -   | mA    |
| 1.8V Analog Power Supply Current  | I <sub>VDD1A</sub>     | -    | TBD               | -   | mA    |
| 3.3V Digital Power Supply Current | I <sub>VDD3D</sub>     | -    | TBD               | -   | mA    |
| 3.3V Analog Power Supply Current  | I <sub>VDD3A</sub>     | -    | TBD               | -   | mA    |
| ( Clock Pin )                     |                        |      |                   | 4   |       |
| XTALI frequency                   | f <sub>XTALI</sub>     | -    | 27.0              | - / | MHz   |
| XTALI duty cycle                  | f <sub>DUTY</sub>      | 45   | -                 | 55  | %     |
| XTALI pulse width low             | t <sub>PWL_XTALI</sub> | 17.0 |                   |     | nsec  |
| XTALI pulse width high            | t <sub>PWH_XTAL</sub>  | 17.0 | - (               | -   | nsec  |
| ( Reset Pin )                     |                        |      |                   |     |       |
| RSTB setup time                   | t <sub>SU</sub>        | 1    | -                 |     | us    |
| RSTB pulse width low              | t <sub>PWL_rstb</sub>  | 1    | $\lambda \lambda$ |     | us    |
| RSTB release time (low to high)   | t <sub>REL_rstb</sub>  | 10   |                   |     | us    |
| ( Host Interface Pins )           |                        |      | )                 |     |       |
| SCL frequency                     | f <sub>SCL</sub>       | - 7  | -                 | 6   | XTALI |
| SCL minimum pulse width low       | t <sub>PWL_SCL</sub>   | 6    | -                 | -   | XTALI |
| SCL minimum pulse width high      | t <sub>PWH_SCL</sub>   | 4    | -                 | -   | XTALI |
| SCL to SDA setup time             | t <sub>IS_SDA</sub>    | 2    | -                 | -   | XTALI |
| SCL to SDA hold time              | t <sub>IH_SDA</sub>    | 2    | -                 | -   | XTALI |
| SCL to SDA delay time             | t <sub>OD_SDA</sub>    | -    | -                 | 6   | XTALI |
| SCL to SDA hold time              | t <sub>OH_SDA</sub>    | 3    | -                 | -   | XTALI |
| <u> </u>                          |                        |      |                   |     |       |

### 9. Recommended Register Value

: For register values, always make sure to check and use updated values of recommendation.

#### 9.1. NTSC Recommended Register Setting

| ADDI  | RESS | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F |
|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|       | 0x00 | 0x00 | 0x00 | 0xF0 | -    | 0x00 | 0x00 | 0xAF |      | 0xA0 | 0xA0 | 0xA0 | 0xA0 | 0xF8 | 0xF8 | 0xF8 | 0xF8 |
|       | 0x10 | 0x76 | 0x76 | 0x76 | 0x76 | 0x80 | 0x80 | 0x80 | 0x80 | 0x00 | 0x00 | 0x55 | 0x55 | 0x84 | 0x84 | 0x84 | 0x84 |
|       | 0x20 | 0x00 |
| BANK0 | 0x30 | 0x13 | 0x13 | 0x13 | 0x13 | 0x2F | 0x82 | 0x0B | 0x43 | 0x0A | 0x0A | 0x0A | 0x0A | 0x80 | 0x80 | 0x80 | 0x80 |
| DANKU | 0x40 | 0x01 | 0x01 | 0x01 | 0x01 | 0x00 |
|       | 0x50 | 0x00 | 0x00 | 0x00 | 0x00 | 0xF1 | 0x10 | 0x32 | -    | 0xE7 | 0xE7 | 0xE7 | 0xE7 | 0x1E | 0x1E | 0x1E | 0x1E |
|       | 0x60 | 0x00 | 0x00 | 0x00 | 0x00 | 0x28 | 0x28 | 0x28 | 0x28 | 0x00 |
|       | 0x70 | 0x00 | 0x88 | 0x88 | 0x11 | 0x11 | -    | 1    | -    | -    |

|        |      |      |      |      |      |      |      |      |      |      |      |      |      | (    |      |      |      |
|--------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| ADDI   | RESS | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F |
|        | 0x00 | 0x02 | 0x88 | 0x88 | 0x88 | 0x88 | 0x88 | 0x1B | 0xC8 | 0x03 | 0x00 | 0x10 | 0x32 | 0x54 | 0x76 | 0x98 | 0xBA |
|        | 0x10 | 0xDC | 0xFE | 0xE4 | 0x08 | 0x00 | 0x00 | 0x88 |
|        | 0x20 | 0x88 | 0x88 | 0x80 | 0x19 | 0x18 | 0x16 | 0x00 | 0x00 | 0x00 | 0x88 | 0xFF | 0xC0 | 0xAA | 0xAA | 0xAA | 0xAA |
|        | 0x30 | 0xAA | 0x72 | 0x00 | 0x72 | 0x00 | 0x00 | 0x48 | 0x00 | 0x00 | 0x00 | 0xA1 | 0x10 | 0x10 | -    | 0x08 | 0x00 |
|        | 0x40 | -    | -    | -    | -    | 0x14 | 0x01 | 0x00 | 0x40 | 0x60 | 0x00 | 0x03 | 0x10 | 0x00 | 0x00 | 0x00 | -    |
|        | 0x50 | 0x37 | 0x37 | 0x1B | 0x05 | 0x00 | 0x07 | 0x00 | 0x09 | 0x00 | 0x00 | 0x08 | 0x06 | 0x00 | 0x46 | 0x00 | 0x00 |
|        | 0x60 | 0xAA | 0x1C | 0x18 | 0xFF | 0xAA | 0x3C | 0xFF | 0xFF | 0xAA | 0x1B | 0x00 | 0x00 | 0xAA | 0x3B | 0x00 | 0x00 |
| BANK1  | 0x70 | 0x00 | 0x00 | 0x00 | 0x00 | Read | 0x00 | 0x00 | 0x80 | 0x01 |
| DAINKI | 0x80 | 0x00 | 0xFF | 0x00 | 0x10 | 0x32 | 0x54 | 0x76 |
|        | 0x90 | 0x00 | -    | -    | -    | 0x00 | -    | -    | -    | -    | 1    | -    | -    | -    | -    | -    | -    |
|        | 0xA0 | 0x00 | 0x00 | 0x47 | 0x35 | 0x8D | 0x85 | 0x88 | 0x80 | 0x8C | 0x80 | 0x80 | 0x80 | 0x00 | 0x00 | 0x01 | -    |
|        | 0xB0 | -    | -    | -    | -    | 0x00 | 0x00 | 0x40 | 0x30 | 0x40 | 0x30 | 0x40 | 0x30 | 0x00 | 0x00 | 0x00 | 0x00 |
|        | 0xC0 | 0x10 | 0x10 | 0x32 | 0x32 | 0x10 | 0x10 | 0x32 | 0x32 | 0x22 | 0x22 | 0x0F | 0x00 | 0x30 | 0x30 | 0x30 | 0x30 |
|        | 0xD0 | 0x00 | 0x00 | 0x00 | -    | 0x00 | 0x01 | 0x00 | -    | Read | -    |
|        | 0xE0 | Read | -    | 0x10 | 0x00 | -    | -    | Read | Read | Read | Read |
|        | 0xF0 | Read | Read | Read | Read | 0x80 | 0x00 | Read | Read | 0x00 | -    | -    | -    | -    | -    | -    | Bank |

| ADDF  | RESS | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F |
|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|       | 0x00 | 0x03 | 0x60 |
|       | 0x10 | 0x00 | 0x00 | 0xFF | 0x00 | 0xC0 | -    | -    | -    | -    | -    | -    | -    | -    | -    | -    | -    |
|       | 0x20 | 0xFF |
|       | 0x30 | 0xFF |
| DANKS | 0x40 | 0xFF |
| BANK2 | 0x50 | 0xFF |
|       | 0x60 | 0xFF |
|       | 0x70 | 0xFF |
|       | 0xE0 | 0x00 | 0x90 | 0x00 |
|       | 0xF0 | 0x00 | Read | Read | Read | Read | -    | -    | -    | Bank |

| ADDF  | RESS | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F |
|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|       | 0x00 | 0xE0 | 0x09 | 0x0C | 0x9F | 0x00 | 0x20 | 0x40 | 0x80 | 0x50 | 0x38 | 0x0F | 0x00 | 0x04 | 0x10 | 0x30 | 0x00 |
|       | 0x10 | 0x06 | 0x06 | 0x00 | 0x80 | 0x37 | 0x80 | 0x49 | 0x37 | 0xEF | 0xDF | 0xDF | 0x20 | 0x0A | 0x0C | 0x00 | 0x88 |
|       | 0x20 | 0x80 | 0x00 | 0x23 | 0x00 | 0x2A | 0xDC | 0xF0 | 0x57 | 0x90 | 0x1F | 0x52 | 0x78 | 0x00 | 0x68 | 0x00 | 0x07 |
|       | 0x30 | 0xE0 | 0x43 | 0xA2 | 0x00 | 0x00 | 0x15 | 0x25 | 0x00 | 0x00 | 0x02 | 0x02 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 |
|       | 0x40 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 | 0x01 | 0x00 | 0x04 | 0x00 | 0x44 | 0x00 | 0x00 | 0x20 | 0x10 | -    | -    |
| BANK3 | 0x50 | 0x00 | 0xFF | 0xFF | 0xFF | 0xBB | 0xBB | 0xBB | 0xBB | -    | -    | -    | -    | -    | -    | -    | -    |
| BANKS | 0x60 | 0x53 | 0x53 | 0x89 | 0x00 | 0x22 | 0x22 | 0x22 | 0x22 | 0x55 | 0x55 | -    | -    | -    | -    | -    | -    |
|       | 0x70 | 0xB8 | 0x01 | 0x06 | 0x06 | 0x11 | 0x01 | 0xE0 | 0x13 | 0x03 | 0x22 | -    | -    | -    | -    | -    | -    |
|       | 0x80 | 0x40 | 0x08 | 0x40 | 80x0 |
|       | 0x90 | 0x01 | -    | -    | -    | -    | -    | -    | -    | -    |
|       | 0xA0 | 0x00 |
|       | 0xB0 | 0x00 |

### 9.2. PAL Recommended Register Setting

| ADDF  | RESS | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F |
|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|       | 0x00 | 0x00 | 0x00 | 0xF0 | -    | 0x00 | 0x00 | 0xAF | -    | 0xDD | 0xDD | 0xDD | 0xDD | 0x05 | 0x05 | 0x05 | 0x05 |
|       | 0x10 | 0x6B | 0x6B | 0x6B | 0x6B | 0x80 | 0x80 | 0x80 | 0x80 | 0x00 | 0x00 | 0x55 | 0x55 | 0x84 | 0x84 | 0x84 | 0x84 |
|       | 0x20 | 0x00 |
| BANK0 | 0x30 | 0x13 | 0x13 | 0x13 | 0x13 | 0x2F | 0x02 | 0x0B | 0x43 | 0x0A | 0x0A | 0x0A | 0x0A | 0x80 | 0x80 | 0x80 | 0x80 |
| DANKU | 0x40 | 0x00 | 0x04 | 0x04 | 0x04 | 0x04 |
|       | 0x50 | 0x04 | 0x04 | 0x04 | 0x04 | 0x01 | 0x10 | 0x32 | -    | 0x07 | 0x07 | 0x07 | 0x07 | 0x1E | 0x1E | 0x1E | 0x1E |
|       | 0x60 | 0x00 | 0x00 | 0x00 | 0x00 | 0x0D | 0x0D | 0x0D | 0x0D | 0x00 |
|       | 0x70 | 0x00 | 0x88 | 0x88 | 0x11 | 0x11 | •    |      | •    | -    |

| ADDF  | RESS | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F |
|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|       | 0x00 | 0x02 | 0x88 | 0x88 | 0x88 | 0x88 | 0x88 | 0x1B | 0xC8 | 0x03 | 0x00 | 0x10 | 0x32 | 0x54 | 0x76 | 0x98 | 0xBA |
|       | 0x10 | 0xDC | 0xFE | 0xE4 | 0x08 | 0x00 | 0x00 | 0x88 |
|       | 0x20 | 0x88 | 0x88 | 0x80 | 0x19 | 0x18 | 0x16 | 0x00 | 0x00 | 0x00 | 0x88 | 0xFF | 0xC0 | 0xAA | 0xAA | 0xAA | 0xAA |
|       | 0x30 | 0xAA | 0x72 | 0x00 | 0x72 | 0x00 | 0x00 | 0x48 | 0x00 | 0x00 | 0x00 | 0xA1 | 0x10 | 0x10 |      | 0x08 | 0x00 |
|       | 0x40 | -    | -    | -    | -    | 0x14 | 0x01 | 0x00 | 0x40 | 0x60 | 0x00 | 0x03 | 0x10 | 0x00 | 0x00 | 0x00 | -    |
|       | 0x50 | 0x37 | 0x37 | 0x1B | 0x05 | 0x00 | 0x07 | 0x00 | 0x09 | 0x00 | 0x00 | 0x08 | 0x06 | 0x00 | 0x46 | 0x00 | 0x00 |
|       | 0x60 | 0xAA | 0x1C | 0x18 | 0xFF | 0xAA | 0x3C | 0xFF | 0xFF | 0xAA | 0x1B | 0x00 | 0x00 | 0xAA | 0x3B | 0x00 | 0x00 |
| BANK1 | 0x70 | 0x00 | 0x00 | 0x00 | 0x00 | Read | 0x00 | 0x00 | 0x80 | 0x01 |
| DANKI | 0x80 | 0x00 | 0xFF | 0x00 | 0x10 | 0x32 | 0x54 | 0x76 |
|       | 0x90 | 0x00 | -    | -    | -    | 0x00 | -    | -    | -    | -    | -/   |      | -    | -    | -    | -    | -    |
|       | 0xA0 | 0x0D | 0x00 | 0x47 | 0x35 | 0x89 | 0x95 | 0x95 | 0x80 | 0x93 | 0x80 | 0x80 | 0x80 | 0x00 | 0x00 | 0x01 | -    |
|       | 0xB0 | -    | -    | -    | -    | 0x00 | 0x00 | 0x40 | 0x30 | 0x40 | 0x30 | 0x40 | 0x30 | 0x00 | 0x00 | 0x00 | 0x00 |
|       | 0xC0 | 0x10 | 0x10 | 0x32 | 0x32 | 0x10 | 0x10 | 0x32 | 0x32 | 0x22 | 0x22 | 0x0F | 0x00 | 0x30 | 0x30 | 0x30 | 0x30 |
|       | 0xD0 | 0x00 | 0x00 | 0x00 | -    | 0x00 | 0x01 | 0x00 | -    | Read | -    |
|       | 0xE0 | Read | •    | 0x10 | 0x00 | -    | -    | Read | Read | Read | Read |
|       | 0xF0 | Read | Read | Read | Read | 0x80 | 0x00 | Read | Read | 0x00 | -    | -    | -    | -    | -    | -    | Bank |

| ADDI   | RESS | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F |
|--------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|        | 0x00 | 0x03 | 0x60 |
|        | 0x10 | 0x00 | 0x00 | 0xFF | 0x00 | 0xC0 | 7    | -    | -    | -    | -    | -    | -    | -    | -    | -    |      |
|        | 0x20 | 0xFF |
|        | 0x30 | 0xFF |
| BANK2  | 0x40 | 0xFF |
| DAINNZ | 0x50 | 0xFF |
|        | 0x60 | 0xFF |
|        | 0x70 | 0xFF |
|        | 0xE0 | 0x00 |
|        | 0xF0 | 0x00 | Read | Read | Read | Read | -    | -    | -    | Bank |

| ADDI  | RESS | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F |
|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|       | 0x00 | 0xE0 | 0x09 | 0x0C | 0x9F | 0x00 | 0x20 | 0x40 | 0x80 | 0x50 | 0x38 | 0x0F | 0x00 | 0x04 | 0x10 | 0x30 | 0x04 |
|       | 0x10 | 0x06 | 0x06 | 0x00 | 0x80 | 0x37 | 0x80 | 0x49 | 0x37 | 0xEF | 0xDF | 0xDF | 0x20 | 0x0A | 0x0C | 0x00 | 0x88 |
|       | 0x20 | 0x80 | 0x00 | 0x23 | 0x00 | 0x2A | 0xCC | 0xF0 | 0x57 | 0x90 | 0x1F | 0x52 | 0x78 | 0x00 | 0x68 | 0x00 | 0x07 |
|       | 0x30 | 0xE0 | 0x43 | 0xA2 | 0x00 | 0x00 | 0x17 | 0x25 | 0x00 | 0x00 | 0x02 | 0x02 | 0x00 | 0x00 | 0x00 | 0x00 | 0x00 |
|       | 0x40 | 0x00 | 0x04 | 0x00 | 0x44 | 0x00 | 0x00 | 0x20 | 0x10 | -    | -    |
| BANK3 | 0x50 | 0x00 | 0xFF | 0xFF | 0xFF | 0xBB | 0xBB | 0xBB | 0xBB | -    | -    | -    | -    | -    | -    | -    | -    |
| BANKS | 0x60 | 0x53 | 0x53 | 0x89 | 0x00 | 0x22 | 0x22 | 0x22 | 0x22 | 0x55 | 0x55 | -    | -    | -    | -    | -    | -    |
|       | 0x70 | 0xB8 | 0x01 | 0x06 | 0x06 | 0x11 | 0x01 | 0xE0 | 0x13 | 0x03 | 0x22 | -    | •    | -    | -    | •    | -    |
|       | 0x80 | 0x40 | 0x28 |
|       | 0x90 | 0x01 | -    | -    | -    | -    | -    | -    | -    | -    |
|       | 0xA0 | 0x00 |
|       | 0xB0 | 0x00 |

#### 9.3 Coaxial Protocol Recommended Register Setting

| ADDF  | ADDRESS |      | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F |
|-------|---------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|       | 0x50    | 0x37 | 0x37 | 0x1B | 0x05 | 0x00 | 0x07 | 0x00 | 0x09 | 0x00 | 0x00 | 0x08 | 0x06 | 0x00 | 0x46 | 0x00 | 0x00 |
| BANK1 | 0x60    | 0xAA | 0x1C | 0x18 | 0xFF | 0xAA | 0x3C | 0xFF | 0xFF | 0xAA | 0x1B | 0x00 | 0x00 | 0xAA | 0x3B | 0x00 | 0x00 |
| DANKI | 0x70    | 0x00 | 0x00 | 0x00 | 0x00 | Read | 0x00 | 0x00 | 0x80 | 0x01 |
|       | 0x80    | 0x00 | 0xFF | 0x00 | 0x10 | 0x32 | 0x54 | 0x76 |

# 9.4 H960 and SH720 NTSC Recommended difference Register Setting

| Α     | DDRES | S     | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F |
|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|       | 0x10  | H960  |      |      |      |      |      |      |      |      | 0x00 | 0x00 |      |      |      |      | 7    |      |
|       | UXIU  | SH720 |      |      |      |      |      |      |      |      | 0x22 | 0x22 |      | ^    |      |      |      |      |
| BANK0 | 0x30  | H960  | 0x13 | 0x13 | 0x13 | 0x13 |      |      |      |      |      |      |      |      |      |      |      |      |
| DANKU | UXSU  | SH720 | 0x11 | 0x11 | 0x11 | 0x11 |      |      |      |      |      |      | / (  |      |      |      |      |      |
|       | 0x50  | H960  |      |      |      |      |      |      |      |      | 0xE7 | 0xE7 | 0xE7 | 0xE7 |      |      |      |      |
|       | UXSU  | SH720 |      |      |      |      |      |      |      |      | 0x6E | 0x6E | 0x6E | 0x6E |      |      |      |      |

| A     | ADDRESS |       | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F |
|-------|---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| BANK2 | 0x10    | H960  |      |      | 0xFF |      |      |      |      |      |      |      | A    |      |      |      |      |      |
|       | UXIU    | SH720 |      |      | 0x00 |      |      |      |      |      |      |      |      |      |      |      |      |      |

| А      | DDRES | S     | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F |
|--------|-------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|        | 0x50  | H960  |      |      |      | 0xFF | 0xBB | 0xBB | 0xBB | 0xBB |      |      |      |      |      |      |      |      |
|        | UXSU  | SH720 |      |      |      | 0x00 | 0x8B | 0x8B | 0x8B | 0x8B |      |      |      |      |      |      |      |      |
| BANK3  | 0x60  | H960  |      |      |      | 0x00 |      |      |      |      |      |      |      |      |      |      |      |      |
| DAINKS | UXOU  | SH720 |      |      |      | 0xFF | ~    |      |      |      |      |      |      |      |      |      |      |      |
|        | 0x80  | H960  |      | 80x0 |      | 0x08 |      | 0x08 |      | 0x08 |      |      |      |      |      |      |      |      |
|        | 0.00  | SH720 |      | 0x48 |      | 0x48 |      | 0x48 |      | 0x48 |      |      |      |      |      |      |      |      |

#### 9.5 H960 and SH720 PAL Recommended difference Register Setting

| Α      | DDRES | S     | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F |
|--------|-------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|        | 0x10  | H960  | 4    |      |      |      |      |      |      |      | 0x00 | 0x00 |      |      |      |      |      |      |
| BANK0  | UXIU  | SH720 | 100  |      |      | *    |      |      |      |      | 0x22 | 0x22 |      |      |      |      |      |      |
|        | 0x30  | H960  | 0x13 | 0x13 | 0x13 | 0x13 |      |      |      |      |      |      |      |      |      |      |      |      |
| DAINNU | UXSU  | SH720 | 0x11 | 0x11 | 0x11 | 0x11 |      |      |      |      |      |      |      |      |      |      |      |      |
|        | 0x50  | H960  |      |      |      |      |      |      |      |      | 0x07 | 0x07 | 0x07 | 0x07 |      |      |      |      |
|        | UXSU  | SH720 | 7    | P    |      |      |      |      |      |      | 0x80 | 0x80 | 0x80 | 0x80 |      |      |      |      |

| A     | ADDRESS |       | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F |
|-------|---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| BANK2 | 0x10    | H960  |      |      | 0xFF |      |      |      |      |      |      |      |      |      |      |      |      |      |
| DANKZ | UXIU    | SH720 |      |      | 0x00 |      |      |      |      |      |      |      |      |      |      |      |      |      |

| Α      | ADDRESS |       | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 80x0 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F |
|--------|---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|        | 0x50    | H960  |      |      |      | 0xFF | 0xBB | 0xBB | 0xBB | 0xBB |      |      |      |      |      |      |      |      |
|        | 0.50    | SH720 |      |      |      | 0x00 | 0x8B | 0x8B | 0x8B | 0x8B |      |      |      |      |      |      |      |      |
| BANK3  | 0x60    | H960  |      |      |      | 0x00 |      |      |      |      |      |      |      |      |      |      |      |      |
| DAINKS | UXOU    | SH720 |      |      |      | 0xFF |      |      |      |      |      |      |      |      |      |      |      |      |
|        | 0x80    | H960  |      | 0x28 |      | 0x28 |      | 0x28 |      | 0x28 |      |      |      |      |      |      |      |      |
|        | 0.00    | SH720 |      | 0x48 |      | 0x48 |      | 0x48 |      | 0x48 |      |      |      |      |      |      |      |      |



# 10. System Applications

#### 10.1. 4-Channel, Master Mode

#### 10.1.1. Block Diagram (4 channel, Master Mode)



#### 10.1.2. Block Diagram (4 channel, Slave Mode)



#### 10.2. 16-Channel, Master Mode

#### 10.2.1. Block Diagram (16 Channel, Master Mode)



#### 10.2.2. Block Diagram (16 Channel, Slave Mode)



#### 11. Package Information







DIMENSION (MIL)

N□M. MAX.

3,9

55.1

6.3

629.9 635.8

551.2

23.6

3.5° 7°

12\*

12\*

63.0

5.9

57.1

9.1

7.5

7.9

635.8

555.1

17.7

29.5

45.3

7.9

3.1

13\*

13\*

MIN.

2.0 53.1

5.1 7.1

5.1

3.5

624.0

547.2 551.2 555.1

624.0 629.9

547.2

13.8

17.7

33.5 39.4

3.1

3.1

0.

0.

11\*

11\*