# **UART Packetizer with FSM and FIFO Integration**

#### Introduction

The system is designed to accept 8-bit parallel data packets, buffer them using an asynchronous First-In, First-Out (FIFO) memory, and transmit them serially via a custom UART protocol. The design is modular, comprising a Packetizer Finite State Machine (FSM), an asynchronous FIFO, a UART-like serial output block, and a top-level interconnecting module.

#### **Assumed Parameters:**

System Clock (clk): 50 MHzDefault Baud Rate: 115200 bps

FIFO Depth: 16 wordsFIFO Data Width: 8 bits

Target FPGA: AMD-Xilinx Kintex-7 xc7k70tfbg676-1

## 1.a) Design Verilog RTL Code for the Modules

- Asynchronous FIFO Buffer (fifo\_async.v): This module buffers incoming 8-bit data words. It is designed to handle potentially different clock domains for write and read operations, using Gray code pointers for robust clock domain crossing (CDC). It provides fifo\_full, fifo\_empty, and a data\_out\_valid signal. The depth is 16 words.
- Packetizer FSM (packetizer\_fsm.v): This state machine manages the data flow. It monitors the FIFO status, waits for an external tx\_ready handshake signal, initiates FIFO reads, and commands the UART block to start serial transmission.
- UART Serial Output Block (uart\_tx.v): This module takes an 8-bit parallel data byte from the FSM (originating from the FIFO) and transmits it serially. The frame consists of one start bit (low), eight data bits (LSB first), and one stop bit (high). A baud rate generator, derived from the system clock, controls the bit transmission speed.
- Top Module (uart\_packetizer\_top.v): This module instantiates and interconnects the FIFO, FSM, and UART transmitter, mapping system-level inputs and outputs to the appropriate sub-module ports. For the described system, both FIFO write and read clocks, as well as the FSM and UART clocks, are driven by the main 50 MHz system clk.

## 1.b) Simulation Testbench and Results

In this testbench for the uart\_packetizer\_top module, a structured sequence of operations is used to verify UART transmission functionality and control logic. Initially, the DUT is reset and the clock is generated. The testbench simulates writing multiple bytes (up

to FIFO depth) into the input FIFO while tx\_ready is low, validating proper FIFO filling by checking the fifo\_full signal. Next, transmission is enabled by asserting tx\_ready, and the system waits for the UART to finish transmitting, confirming FIFO emptiness afterward.

To verify the serial output, specific bytes (0x5A, and 0xF0) are written and their complete UART frame structure (start bit, data bits, and stop bit) is checked against the actual serial\_out. A check\_packet task performs bit-by-bit verification over calculated baud-aligned intervals. Additionally, the FSM state is monitored after writing a byte while tx\_ready is deasserted to ensure the design enters the expected S\_WAIT\_TX\_READY state. The testbench concludes after all checks pass, demonstrating functional coverage of FIFO behavior, UART serialization, and FSM transitions.

#### 1.FIFO Write and fifo\_full Assertion

- Timeframe: At the beginning of simulation.
- Signals to watch:

**data\_valid**: should pulse high 16 times, one per byte (0x30 to 0x3F). **data\_in**: carries **0x30 to 0x3F** sequentially.



## 2.UART Transmission of FIFO Data

- After tx\_ready = 1 is asserted, UART transmission begins.
- Signals to watch:

**serial\_out**: This should toggle for each bit of each UART frame:

Each byte will take 10 bits × baud period (≈ 86.8µs per byte at 115200 baud).

**tx\_busy**: Goes high during active transmission.

fifo\_full: Goes low as FIFO empties.

#### 3. FIFO Empty and Final State

Once all FIFO data is sent, fifo\_empty becomes high. FSM returns to S\_IDLE unless another byte arrives.

#### 4. Packet Check for 0x5A

UART waveform output (serial\_out) for **0x5A** (8'b01011010) will look like this:

Start bit: 0

Data bits (LSB first):0 1 0 1 1 0 1 0

Stop bit: 1

## 5. Extra Packet (0xF0) with tx\_ready = 0

FSM pauses in S\_WAIT\_TX\_READY state.

Transmission resumes only after you set tx\_ready = 1.

Then serial output for 0xF0 begins (frame = 0\_00001111\_1 in UART bits).



# **Complete Waveform timing:**

| Time           | Signal                          | What Happens                   |
|----------------|---------------------------------|--------------------------------|
| 0–320 ns       | data_valid, data_in             | 16 writes to FIFO              |
| After          | fifo_full = 1                   | FIFO full                      |
| + Delay        | tx_ready = 1                    | Transmission starts            |
| Next ~1.4ms    | serial_out                      | UART bytes sent (0x30–0x3F)    |
| tx_busy = 1    | High during active transmission |                                |
| fifo_empty = 1 | After all 16 bytes sent         |                                |
| Later          | 0x5A sent                       | Check framing                  |
| Finally        | 0xF0 sent after pause           | FSM waits, resumes on tx_ready |

## Learnings:

I've faced the unexpected glitches or spikes on the UART TX line, especially around bit transitions, even though the design logic appeared correct. In my case, it was caused by unregistered combinational changes to serial\_out directly within the FSM.

#### How I resolved it:

Originally, my code was driving serial\_out directly like this: serial\_out <= tx\_shift\_reg[0];

This meant that serial\_out could change state immediately based on logic updates, even between clock edges — leading to glitches/spikes, especially in simulations or when synthesized without proper constraints.

#### What I changed:

I introduced a new register, serial\_out\_next, and made sure all changes to the serial line were registered properly:

- First, compute serial\_out\_next based on logic.
- Then, update serial\_out on the next clock edge.

This way, serial\_out only transitions on clk, making it free from glitches and metastability. Here's the key change:



Now, **serial\_out** is 100% clocked and deterministic, removing those sudden spikes and unknowns in waveform. After this fix, the UART TX waveform showed clean, edge-aligned transitions, and simulation matched the protocol spec perfectly.

The **Z** state seen between bytes is likely due to serial\_out going tri-state during idle — this is often tool-specific in behavioral simulation.

| Mistakes                      | Effect                        | Fix                                      |
|-------------------------------|-------------------------------|------------------------------------------|
| FIFO read while empty         | Unknown ('XX') data sent      | Gate fifo_rd_en with !fifo_empty         |
| Holding start_tx too long     | Invalid UART triggering       | Pulse start_tx for 1 cycle               |
| Using FIFO output directly    | Data glitches during transfer | Latched FIFO output to fifo_data_latched |
| serial_out glitches and 'Z'   | Unstable UART output          | Registered serial_out_next added         |
| Idle line not explicitly held | Floating line                 | Set serial_out <= 1'b1 when idle         |

# 1. c) FSM state diagram along with state transitions.



S\_IDLE (000)

S\_READ\_FIFO (001)

S\_LATCH\_AND\_START\_TX (010)

S\_WAIT\_TX\_DONE (011)

| Current<br>State                   | Input<br>Conditions         | Next State               | fifo_rd_<br>en | uart_start<br>_tx | uart_data_to_<br>tx | tx_bu<br>sy |
|------------------------------------|-----------------------------|--------------------------|----------------|-------------------|---------------------|-------------|
| S_IDLE<br>(000)                    | !fifo_empty                 | S_WAIT_TX_RE<br>ADY      | 0              | 0                 | 8'h00               | 0           |
| S_IDLE<br>(000)                    | fifo_empty                  | S_IDLE                   | 0              | 0                 | 8'h00               | 0           |
| S_WAIT_TX<br>_READY<br>(001)       | fifo_empty                  | S_IDLE                   | 0              | 0                 | 8'h00               | 0           |
| S_WAIT_TX<br>_READY<br>(001)       | !fifo_empty &&<br>tx_ready  | S_READ_FIFO_<br>START_TX | 0              | 0                 | 8'h00               | 0           |
| S_WAIT_TX<br>_READY<br>(001)       | !fifo_empty &&<br>!tx_ready | S_WAIT_TX_RE<br>ADY      | 0              | 0                 | 8'h00               | 0           |
| S_READ_FI<br>FO_START_<br>TX (010) | don't care                  | S_WAIT_TX_DO<br>NE       | 1              | 1                 | fifo_data_out       | 1           |
| S_WAIT_TX<br>_DONE<br>(011)        | uart_tx_done                | S_IDLE                   | 0              | 0                 | 8'h00               | 1           |
| S_WAIT_TX<br>_DONE<br>(011)        | !uart_tx_done               | S_WAIT_TX_DO<br>NE       | 0              | 0                 | 8'h00               | 1           |

## FIFO Usage Explanation

The asynchronous FIFO (fifo\_async.v) acts as an **elastic buffer**, decoupling the external data source (writing data in parallel) from the packetizing and serial transmission process (reading data).

- Write Operation: When the external source provides an 8-bit data word on data\_in
  and pulses data\_valid high, the data is written into the FIFO, provided fifo\_full is not
  asserted. This operation is synchronized to the FIFO's write clock (wr\_clk, which is
  the system clk in this top-level configuration). The internal write pointer increments.
- Read Operation: The Packetizer FSM monitors the FIFO's status via
  fifo\_has\_data\_for\_fsm (derived from fifo\_empty). When data is available and the
  FSM is ready to process it (i.e., in S\_READ\_FIFO\_START\_TX state after tx\_ready
  handshake), it asserts fifo\_rd\_en for one clock cycle. This causes the oldest data
  word in the FIFO to be presented on its rd\_data output port, which is then captured
  by the UART module. This operation is synchronized to the FIFO's read clock (rd\_clk,
  also system clk). The internal read pointer increments.

## Rationale for Synchronous/Asynchronous FIFO:

An asynchronous FIFO was chosen for this design due to the requirement that the system accepts data from an "external data source". This phrasing strongly implies that the clock associated with the incoming data\_in and data\_valid signals (the write clock domain) may be different from, or asynchronous to, the system's main 50 MHz clk (the read clock domain, used by the FSM and UART transmitter).

Attempting to pass data between two asynchronous clock domains without proper synchronization mechanisms, such as those employed in an asynchronous FIFO, would lead to a **high probability of metastability** in the flip-flops sampling the cross-domain signals.

An asynchronous FIFO is specifically designed to handle data transfer across such clock domain boundaries safely. It achieves this through **Independent Write and Read** Pointers and Pointer Synchronization.

#### **Question 2**

c) Report the resource utilization and achieve maximum operating clock frequency at Synthesis level and post-place and route level?

## Resource utilization at Synthesis level:





#### Resource Utilisation at post-place and route level:





## **Timing Report:**

| Setup                                          | Hold                         |          | Pulse Width                              |          |  |
|------------------------------------------------|------------------------------|----------|------------------------------------------|----------|--|
| Worst Negative Slack (WNS): 0.837 ns           | Worst Hold Slack (WHS):      | 0.016 ns | Worst Pulse Width Slack (WPWS):          | 3.750 ns |  |
| Total Negative Slack (TNS): 0.000 ns           | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |  |
| Number of Failing Endpoints: 0                 | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |  |
| Total Number of Endpoints: 45783               | Total Number of Endpoints:   | 45783    | Total Number of Endpoints:               | 16113    |  |
| All user specified timing constraints are met. |                              |          |                                          |          |  |

| Category                | Value    | Interpretation                     |
|-------------------------|----------|------------------------------------|
| WNS                     | 0.837 ns | Positive slack ⇒ met setup timing  |
| THS                     | 0.016 ns | Positive hold slack ⇒ hold is met  |
| WPWS                    | 3.750 ns | Pulse width slack is healthy       |
| Total Failing Endpoints | 0        | No paths are violating constraints |

## Maximum operating clock frequency

WNS = +0.837 ns

So, the data path delay is: 20.000 ns - 0.837 ns = **19.163 ns** Max operating clk frequency  $\approx$  1 / 19.163 ns  $\approx$  **52.2 MHz** 

d) Describe the encoding technique used in the FSM implementation. Provide a tool generated report indicating the type of encoding technique used for FSM implementation.

## **Encoding Technique: Sequential**

- e) Propose techniques to increase the maximum operating frequency of the RTL modules developed in question 1.
- 1. **Pipelining**: It involves identifying the **longest combinational logic path** in the design (the critical path, identifiable from Vivado timing reports and inserting registers (flip-flops) within this path. This breaks the long path into **two or more shorter paths**, each of which can operate at a higher frequency. While pipelining increases throughput (Fmax), it also introduces latency (additional clock cycles for data to pass through).
- 2. **Retiming**: Retiming is an optimization technique where registers are moved across combinational logic gates without altering the functional behavior or the number of

registers in a cycle (latency). The goal is to balance delays within clock cycles more effectively.

### 3. Logic Optimization and Restructuring:

**Reduce Fanout**: High-fanout nets (a signal driving many loads) can cause significant delays. If a critical path involves a high-fanout net, replicating the driver logic can reduce the load on each copy, potentially improving timing.

**Simplify Complex Logic**: Review complex combinational logic (e.g., nested if-else, wide comparators) in critical paths. Sometimes, restructuring this logic (e.g., using case statements instead of long if-else-if chains if appropriate, or breaking down wide operations) can lead to a more efficient implementation by the synthesis tool.

**Optimize Arithmetic Operations**: If arithmetic operations are part of the critical path, ensure they are implemented efficiently. For instance, check if dedicated DSP blocks are being used appropriately if applicable, though this design is unlikely to require them.

4. **State Encoding for FSM (If FSM is Critical**): While "auto" FSM encoding is usually effective, if the FSM is identified as the bottleneck, explicitly setting the FSM encoding (e.g., to "one-hot" or "binary") via RTL attributes can be tried to see if it improves timing for that specific FSM structure.