## Design of Charge Pump Phase Locked Loop in Sky130nm

Madhuri Hemant Kadam
Electronics and Telecommunication Engineering Dept.
Shree L.R. Tiwari College of Engineering, University of Mumbai
Mumbai, India
madhurib.saksham@gmail.com

Abstract—This paper proposes the implementation of Phase Locked Loop (PLL) using CMOS technology. PLL is a Mixed block which uses a Phase Frequency Detector (PFD) and Divide by N network as Digital Block and Charge Pump, Low Pass Filter and Voltage Control Oscillator as Analog Block. PLL are used to generate output clock that is well synchronized with reference clock both in terms of phase and frequency. It has typical applications such as clock generation for Microprocessors or Frequency synthesizers used in mobile phone. This Mixed signal circuit has been redesigned and simulated with Sky130 nm process node using eSim EDA tool developed by FOSSEE IIT Bombay.

## I. PLL CIRCUIT DETAILS

Phase Locked Loop Block diagram is shown in section II. It consists of 1st input digital block i.e. Phase frequency detector which will compare reference i.e input frequency and phase with output frequency and phase and provides two output signals named V(up) and V(down). If Vin i.e V(a) has frequency more than Vout or if Vin is leading Vout then V(up) continues to produce pulses whose width is proportional to Øin - Øout and V(down) doesn't. Similarly if Vout is leading Vin or It has more frequency than Vin then V(down) continues to generate pulses while V(up) remains at 0. These V(qa) i.e. UP and V(qb) Down signals are then used to activate charge pump to pump proportional current Io in Cp capacitor to produce control voltage Vctrl i.e (Vcp). As this Vctrl will have both AC and DC components, It is then passed through the Low pass filter to give DC Vctrl voltage. This control voltage is then applied as an input voltage to VCO i.e. Voltage controlled Oscillator. VCO produces a frequency which is proportional to Vctrl voltage. As VCO produces a frequency i.e. N times input frequency fout = N\*fin, It is then passed through divide by N network to get f(Vout3)=fout/N which is then fed back to PFD where it compares it with reference input frequency fin.

Simulated PLL waveforms at different blocks output are shown in section III. As soon as Vin is applied PLL switches from free running state to capture state here we can be observe Vup and Vdown pulses are generated with corresponding Vctrl to correct the phase and frequency shift between Vin(fin) and Vout(fout/N). With this Vctrl, VCO produces a frequency that

tries to track the fin. Once fout=N\*fin and Øout=Øin, Vctrl becomes almost constant and PLL enters into locked state. Pll block diagram



## II. PLL WAVEFORMS



## REFERENCES

- [1] Sreedhar Vineel R. Kaipu, Kriti Vaish, Sneha Komatireddy, Akshat Sood, Manish Goswami, "Design of a Low Power Wide Range Phase Locked Loop using 180nm CMOS Technology," *IEEE Conference Proc.*, July 2016.
- [2] Behzad Razavi Reference Book-"Design of Analog CMOS Integrated circuits" Mc Graw Hil Education, 2ed edition.
- [3] Paras Gidd, Git-hub Repo, "https://github.com/parasgidd/avsdpll\_3v3