



# **CPU Design**

Supervised by Mr. Sandun Rajapakshe

**Module Code: UFMFE8-30-2** 

Submitted to the Faculty of Environment and Technology, University of the West of England, UK in partial fulfillment of the requirements for the MEng (Hons) degree in Electrical and Electronic Engineering

16<sup>TH</sup> AUGUST 2018

Abstract— This coursework's objective is to determine the design of the VS CPU, ROM and RAM. The assignment consists of four main sections; Control Unit (CU), Register section, Arithmetic and Logic Unit (ALU), Memory unit (RAM & ROM). After completion of these four parts the design was implemented using VHDL codes. In this course work, there were four different options to design and we decided on following the first option of designing the VS-CPU using hardwired control or VHDL state machine control unit to include registers and ALU.

#### I. INTRODUCTION

This is begun with examining the design content of a CPU and identifying how the registers are organized within and how data is routed to and from registers. Mainly how these registers are controlled by the CPU. Next, looking at the ALU process how the data is received and stored to registers, then how the internal process and design is happened can be learnt. 8-bit wide instructions are used with 3-bit wide opcode [7 to 5] and 5-bit wide address [4 to 0].

## II. CPU

CPU is a sequential circuit which repeatedly reads and executes instructions from its memory. Each instruction has two parts; the opcode and the address. CPU is a finite state machine with micro operations of,

- fetch Fetch the instruction from memory, then go to the next cycle decode
- Decode Decode that instruction which has been fetched and then go to execute cycle
- Execute Execute the instructions and again go to fetch cycle and fetch the next instruction

Decode operation has multiple ways from the end of the fetch which leads to each individual execute routine. Diagram below is the structure of a very simple CPU,



Fig 1. Architecture design of a basic CPU

The CPU has three main parts,

## A. Control Unit

This controls the action of the other computer parts so that instructions are executed in the correct sequence, in the means

of operating internal and external signals in sequence to process instruction / data, inputs the op-code and flags.

### B. Arihmetic and Logic Unit (ALU)

This does the arithmetic operations and logical operations on the register section and combinational logic operation. In this course work the main operations are ADD and SUB. First receives the operand from register section then do the operation and again store the result in register section

#### C. Registers

This is the temporary storage part inside the CPU, it can be read and written at high speed and register hold a computer instruction, a storage address, or any kind of data. These are connected via busses.

Table below shows the instructions used for this design implementation,

| INSTRUCTION | REMARKS                                                                                                                                                       |  |  |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| ADD         | Add the number in register A to a number stored in a given<br>memory location and store the result back in A.                                                 |  |  |  |
| SUB         | Subtract a number stored in a given memory location from the                                                                                                  |  |  |  |
|             | number in register A and store the result back in A.                                                                                                          |  |  |  |
| STA         | Store the value in A to a given memory location                                                                                                               |  |  |  |
| LDA         | Read the value from a given memory location to Register A                                                                                                     |  |  |  |
| JMP         | Jump to the instruction at the address given                                                                                                                  |  |  |  |
| CMP         | Compare the number stored in the given memory location with<br>the number in register A and; i. Skip 1 instruction if A <mem(address)< td=""></mem(address)<> |  |  |  |
| DIO         | ii. Skip 2 instructions if A>MEM(address)  Read data from the input_port to A if IR[3]=0                                                                      |  |  |  |
|             | Write data from A to output port if IR[3]=1                                                                                                                   |  |  |  |
| HLT         | Halt the program execution                                                                                                                                    |  |  |  |

Fig 2. Instructions table

## III. REGISTERS

A register is a small place where a set of data is held. This may hold a computer instruction, a storage address, or any kind of data such as a bit sequence or a character. Depending on the processor design registers may be numbered or named differently. However, this course work's design will be using an 8-bit data bus, ALU and flag registers.

## A. Registers

Some of the registers are used to store data while some are used for a special task. Such as the program counter (PC).

- 1) Address Register(AR): this is used for storing the next address of instruction to be executed. Which meeans, AR supplies an address to the memory subsystem RAM via a 8-bit data bus by using the 5-bits [4 to 0].
- 2) *Program counter(PC):* This contains the address of the next instruction to be executed.
  - *3) Instruction Register(IC):* This stores the opcode.
- 4) *Incrimenter (INC):* This increments the instruction accordingly either by 1 or 2. It adds to the input from the PC.
- 5) Register A, B: This are general purpose registers that provides the facility of storing data.

## B. Data bus

Buses are described as a set of signals. Even though control signals and ports normally are unidirectional, buses are bi-directional and it will need to be described with a function to resolve the bus access. Which means, when a signal is driven by more than one source there must be a way of resolving what to happen if multiple drivers are active at the same time. In this VS-CPU design tri-state buffers (using enable pin) have been used to control the data bus.

#### C. ALU

Arithmetic and logic unit is a digital circuit used to perform arithmetic and logic operations. This represents the major structural block of the CPU and nowadays modern CPU's use very powerful and complex ALUs.

The control unit tells the ALU what operation to perform on the data loaded and then it is stored in a register. As mentioned before, this can perform arithmetic operations such as addition and subtraction with logic operations of AND, OR, XOR and NOT. In this design, we will be using addition and subtraction as arithmetic operations and comparator as a logic operation.

#### IV. CONTROL UNIT

Control unit generates the signals to cause the operations to happen in proper desired sequence. A control unit of a very simple CPU has three main units,

- counter containing the current state signal
- decoder generate new signals individually for each state using the current state
- logic take state signals and generate control signals for each and controls the counter



Fig 3. VS-CPU control unit

As mentioned before CPU's one of the main operation is fetching. Once the instruction is fetched it is executed by assigning states to the output of the decoder according to the current signal the counter has.

The diagram below is on the states of VS-CPU describing the outputs according to the inputs.



Fig 4. State diagram of VS-CPU

#### V. MEMORY

Memory is the part that holds data and instructions for processing. The control unit will be sending data and instructions from memory to ALU so that an arithmetic or/and logic operation can be achieved. After the process,

also information is being sent to memory to hold till it is ready to output.

Program instructions must be positioned into memory from an input device or storage device before an instruction to be executed (data will make a temporary stop in a register). Once the necessary data and instructions are in the memory,

- Control unit fetches the instruction from memory
- It decodes the instruction (decides what should be done) and directs the necessary data to be moved from memory to the ALU
- ALU performs the actual operation on data
- Result will be stored in a memory or register by the ALU

## A. Read-only-memory (ROM)

Memory structure is a combination of the data bus and the address bus while, the output is controlled by control signals. For memories, a lookup table is used such that each address corresponds to a data output.



Fig 5. Structure of addressing modes

In the case of memory, it should be able to read and write data. But, ROM have to consider the values in the lookup table. Within a process every logic has to follow different steps to have fulfill the desired output. These instructions which come in middle will be stored in the ROM but the final output in the RAM. There are two main types if ROM

## a) PROM

uses bipolar transistors one time programmable cheap rarely FPGA used

#### b) EEPROM / EPROM

Erasable Programmable ROM Embedded OS

## B. Random Access Memory (RAM)

Purpose is to provide quick read and write access to a storage device. The data we actively using is temporarily saved in RAM. In this design, from the address register the address will be sent to the RAM to get the stored data from the mentioned address. Typically, this has two pins to either read or write.

## VI. IMPLEMENTATION OF THE VERY SIMPLE CPU

The 8-bit CPU with eight instructions was designed with ModelSim-Altera software. This was a challenging task and by implementing this, we gained a lot of knowledge in VHDL. The VHDL codes and the schematic are as follows:

#### A. Incrimenter(INC)



Figure 6: INC schematic

#### library ieee; use ieee.std\_logic\_ll64.all; use ieee.numeric std.all; entity INC is 6 port( INCin : in signed(4 downto 0); 8 9 PCin1, PCin2 : in std\_logic; : out signed (4 downto 0) INCout 11 12 13 14 15 end entity INC; parchitecture behave of INC is -begin 16 17 18 process(INCin,PCin1,PCin2) begin 19 20 if(PCinl='l') then INCout <= INCin + 1;</pre> 白 elsif(PCin2='1') then 24 INCout <= INCin + 2;</pre> 25 26 27 else INCout <= INCin; 29 end if; 30 end process; end architecture behave;

Figure 7: VHDL code for INC

## B. Program Counter(PC)



Figure 8: PC schematic

```
library ieee;
2 3
      use ieee.std_logic_ll64.all;
4
    entity PC is
5
        port(
           PCin
                      : in std logic vector (4 downto 0);
6
                     : in std_logic;
: in std_logic;
           en
8
           rst
9
                     : out std_logic_vector(4 downto 0)
           PCourt.
10
11
     end entity PC;
13
    parchitecture behave of PC is
14
15
    begin
16
        process (en, rst)
17
        begin
18
19
           if(rst='1') then
20
            PCout <= (others => '0');
21
           elsif(en='l') then
22
23
             PCout <= PCin;
24
25
           end if;
26
         end process;
     end architecture behave;
```

Figure 9: VHDL code for PC

## C. Memory Address Register(MAR)



Figure 10: MAR schematic

```
library ieee;
       use ieee.std_logic_ll64.all;
    entity MAR is generic (
           N: integer := 5
           );
                                :in std_logic_vector(N-1 downto 0);
:in std_logic;
           MARin
           clk,rst,en
11
12
13
           MARout
                                :out std_logic_vector(N-1 downto 0)
      end entity MAR;
14
15
     architecture behave of MAR is
     | begin
        process(clk,rst) begin
19
20
21
           if(rst='l') then
             Marout <= (others => '0');
22
23
24
25
26
     中
           elsif(rising_edge(clk)) then
             if(en='1') then
               MARout <= MARin;
             end if;
           end if;
         end process;
      end architecture behave;
```

Figure 11: VHDL code for MAR

## D. Random Access Memory(RAM)



Figure 12: RAM schematic

Figure 13: VHDL code for RAM - part 1



Figure 14: VHDL code for RAM - part



Figure 15: VHDL code for RAM - part 3

## E. Instruction Register(IR)



Figure 16: IR schematic

```
library ieee;
      use ieee.std_logic_ll64.all;
 3
     entity IR is
 5
     generic (
           N: integer := 8;
           A: integer := 5
           );
 9
     port (
           IRin
                       :in std_logic_vector(N-1 downto 0);
           en :in std_logic;
IRout :out std_logic_vector(A-1 downto 0);
IRinstout :out std_logic_vector(2 downto 0);
11
12
13
14
                       :out std logic
           IRdioout
15
16
     end entity IR;
17
18
     Farchitecture behave of IR is
19
20
     □begin
21
     process(IRin,en) begin
22
23
           if(en='l') then
24
               IRout <= IRin(A-1 downto 0);</pre>
25
                IRinstout <= IRin(N-1 downto A);</pre>
26
               IRdioout <= IRin(A-1);</pre>
28
           end if;
         end process;
30
      end architecture behave;
```

Figure 17: VHDL code for IR

## F. Register A



Figure 18: Register A schematic



Figure 19: VHDL code for Register A

## G. Register B



Figure 20: Register B schematic

#### VII. PROBLEMS AND SOLUTIONS

```
library ieee;
      use ieee.std logic 1164.all;
    Hentity B is
        generic (
          N: integer := 8
          );
       port (
          Bin
                           :in std logic vector (N-1 downto 0);
                           :in std_logic;
          Bout alu
                           :out std_logic_vector(N-1 downto 0);
                           :out std logic vector (N-1 downto 0)
          Bout dbus
     end entity B;
15
16
    marchitecture behave of B is
19
        process (Bin, en) begin
           if(en='1') then
23
            Bout alu <= Bin;
            Bout dbus <= Bin;
          end if:
        end process;
      end architecture behave;
```

Figure 21: VHDL code for Register B

#### H. Arithmetic and Logic Unit(ALU)



Figure 22: ALU schematic

```
library ieee;
      use ieee.std logic 1164.all;
      use ieee.numeric std.all;
     entity ALU is
 6 7
        generic (
          N : integer := 8
        port (
          ALUina, ALUinb
                              : in signed (N-1 downto 0);
11
12
           AddSub
                              : in std logic;
          ALUout
                              : out signed (N-1 downto 0)
14
15
     end entity ALU;
16
    architecture behave of ALU is
18
    begin
19
20
        process (AddSub)
21
        begin
22
23
24
25
           case AddSub is
             when '1' =>
26
               ALUout <= ALUina + ALUinb;
27
28
            when '0' =>
29
               ALUout <= ALUina - ALUinb;
30
31
             when others =>
               null;
           end case;
      end architecture behave;
```

Figure 23: VHDL code for ALU

#### A. Latchings

When a bus is connected to many ports, there can be latches. When giving an input to this bus, it will not always accept the exact input. This may be due to other active ports connected to the bus. The solution is to first deactivate the other ports connected to the bus and activate only the required port.

#### B. Clock Process

Not every components used are sequential. So some does not depend on clock. Some of these depended and independent components need to work at the same state, so it is not possible to drive them at the same time. The solution is to make a new state and separate these component instructions while keeping the previous conditions unchanged.

#### C. Useless buffer type ports

In RAM, it should be able to read from the data bus and write to data bus, so there has to be a buffer port, which can act as an input and output. Sometimes these buffer ports will not work at some states; this can be due to Latching. To prevent such case we can introduce 2 new ports, an Input and an Output in replacement of the buffer port. These two ports can be connected to the data bus through signals. Latch cannot happen as two of these ports are not connected together internally.

#### ACKNOWLEDGMENT

We wish to express our sincere gratitude to our module leader Mr. Sandun Rajapakshe for providing us vital support and guidance to complete this coursework. We would like to thank our program leaders, seniors and friends who assisted us in completing this coursework successfully with their support and willingness to spend some time for us.

#### REFERENCES

- [1] J. D. Carpinelli, "CPU design- chapter 6," [Online].
- [2] "The Central Processing Unit," [Online].
  Available:
  http://www.electronics.dit.ie/staff/tscarff/DT089
  \_Physical\_Computing\_1/central\_.
- [3] "How Computers Work: The CPU and Memory," [Online].
  Available: https://homepage.cs.uri.edu/faculty/wolfe/book/Readings/Reading04.htm.
- [4] "Random Access Memory (RAM)," [Online]. Available: https://searchstorage.techtarget.com/definition/RAM-random-access-memory.