

# **Question 1**

## DESIGN HAS 5 INPUTS AND 2 OUTPUTS.

```
module in5out2 (D, A, B, C, Sel, Out, Out_Bar);
input [2:0] D;
input A, B, C, Sel;
output reg Out, Out_Bar;
reg AND2, OR1, XNOR1, MUX1;
always @(*) begin
  AND2 = D[1] \& D[0];
  OR1 = AND2 | D[2];
  XNOR1 = \sim(A ^ B ^C);
  if (Sel)
    Out = XNOR1;
  else
    Out = OR1;
  Out_Bar = \sim Out;
end
endmodule
```

```
module in5out2_tb ();
reg [2:0] d;
reg a, b, c, sel, out_expected, out_expected_bar;
wire dut_out, dut_out_bar;
in5out2 DUT (.D(d),.A(a),.B(b),.C(c),.Sel(sel),.Out(dut_out),.Out_Bar(dut_out_bar));
integer i;
initial begin
  for (i = 0; i < 100; i = i + 1) begin
    d = $random;
    a = $random;
    b = $random;
    c = $random;
    sel = \$random;
    out_expected = (sel == 1)? \sim(a ^ b ^ c) : (d[0] & d[1]) | d[2];
    out_expected_bar = \sim out_expected;
    #10;
    if (out expected! = dut out) begin
      $display("The Design is Wrong!");
    end
    if (out_expected_bar! = dut_out_bar) begin
      $display("The Design is Wrong!");
    end
  end
  $stop;
end
initial begin
  monitor("D0 = \%b, D1 = \%b, D2 = \%b, A = \%b, B = \%b, C = \%b, OUT = \%b, OUT_BAR
              = %b ", d[0], d[1], d[2], a, b, c, dut_out, dut_out_bar);
end
endmodule
```



# DO = 1, D1 = 1, D2 = 0, A = 0, B = 1, C = 1, OUT = 1, OUT\_BAR = 0 # DO = 0, D1 = 0, D2 = 1, A = 1, B = 1, C = 0, OUT = 1, OUT\_BAR = 0 # D0 = 1, D1 = 0, D2 = 0, A = 1, B = 0, C = 0, OUT = 0, OUT\_BAR = 1 # D0 = 1, D1 = 1, D2 = 0, A = 0, B = 0, C = 1, OUT = 1, OUT\_BAR = 0 # DO = 0, D1 = 0, D2 = 1, A = 1, B = 1, C = 0, OUT = 1, OUT\_BAR = 0 # DO = 1, D1 = 0, D2 = 0, A = 0, B = 0, C = 1, OUT = 0, OUT\_BAR = 1 # DO = 0, D1 = 1, D2 = 1, A = 1, B = 0, C = 1, OUT = 1, OUT\_BAR = 0 # DO = 0, D1 = 0, D2 = 1, A = 1, B = 1, C = 1, OUT = 1, OUT\_BAR = 0 # DO = 1, D1 = 0, D2 = 0, A = 1, B = 1, C = 0, OUT = 0, OUT\_BAR = 1 # DO = 1, D1 = 1, D2 = 0, A = 0, B = 0, C = 1, OUT = 1, OUT\_BAR = 0 # DO = 0, D1 = 0, D2 = 0, A = 1, B = 1, C = 0, OUT = 1, OUT\_BAR = 0 # DO = 0, D1 = 1, D2 = 1, A = 1, B = 1, C = 1, OUT = 0, OUT\_BAR = 1 # DO = 0, D1 = 0, D2 = 0, A = 0, B = 1, C = 0, OUT = 0, OUT\_BAR = 1 # DO = 0, D1 = 1, D2 = 1, A = 1, B = 1, C = 0, OUT = 1, OUT\_BAR = 0 # D0 = 1, D1 = 1, D2 = 1, A = 1, B = 1, C = 0, OUT = 1, OUT\_BAR = 0 # D0 = 1, D1 = 0, D2 = 1, A = 0, B = 0, C = 1, OUT = 0, OUT\_BAR = 1 # DO = 1, D1 = 1, D2 = 1, A = 0, B = 1, C = 1, OUT = 1, OUT BAR = 0



# **Question 2**

## **DESIGN 4 - BIT PRIORITY ENCODER**

```
module priorityencoder (X, Y);
input [3:0] X;
output reg [1:0] Y;
always @(X) begin
  if (X[3])
    Y = 2'b11;
  else
    if (X[2])
      Y = 2'b10;
    else
      if (X[1])
        Y = 2'b01;
      else
        Y = 2'b00;
end
endmodule
module priorityencoder (X, Y);
input [3:0] X;
output reg [1:0] Y;
always @(X) begin
  casex (X)
    4'b1xxx : Y = 2'b11;
    4'b01xx : Y = 2'b10;
    4'b001x : Y = 2'b01;
    4'b000x : Y = 2'b00;
  endcase
end
endmodule
```

```
module priorityencoder_tb ();
reg [3:0] x_dut;
reg [1:0] y_expected;
wire [1:0] y_dut;
priorityencoder DUT (.X(x_dut),.Y(y_dut));
integer i;
initial begin
  for (i = 0; i < 100; i = i + 1) begin
    x_dut = random;
  casex (x_dut)
    4'b1xxx : y_expected = 2'b11;
    4'b01xx : y_expected = 2'b10;
    4'b001x : y_expected = 2'b01;
    4'b000x : y_expected = 2'b00;
  endcase
    #10;
  if (y_dut! = y_expected) begin
    $display("The Design is Wrong!");
    $stop;
  end
  end
  $stop;
end
initial begin
  monitor("X3 X2 X1 X0 = \%b, Y1 Y0 = \%b", x_dut, y_dut);
end
endmodule
```



```
# X3 X2 X1 X0 = 0000, Y1 Y0 = 00
# X3 X2 X1 X0 = 0111, Y1 Y0 = 10
# X3 X2 X1 X0 = 0001, Y1 Y0 = 00
# X3 X2 X1 X0 = 0110, Y1 Y0 = 10
# X3 X2 X1 X0 = 1100, Y1 Y0 = 11
# X3 X2 X1 X0 = 0010, Y1 Y0 = 01
# X3 X2 X1 X0 = 1000, Y1 Y0 = 11
# X3 X2 X1 X0 = 0111, Y1 Y0 = 10
# X3 X2 X1 X0 = 1101, Y1 Y0 = 11
# X3 X2 X1 X0 = 0010, Y1 Y0 = 01
# X3 X2 X1 X0 = 1110, Y1 Y0 = 11
# X3 X2 X1 X0 = 1101, Y1 Y0 = 11
# X3 X2 X1 X0 = 1001, Y1 Y0 = 11
# X3 X2 X1 X0 = 1111, Y1 Y0 = 11
# X3 X2 X1 X0 = 0011, Y1 Y0 = 01
# X3 X2 X1 X0 = 0101, Y1 Y0 = 10
# X3 X2 X1 X0 = 1000, Y1 Y0 = 11
```



## **DESIGN A DECIMAL TO BCD ENCODER**

```
module BCD_enc (D, Y);
input [9:0] D;
output reg [3:0] Y;
always @(*) begin
  case (D)
    10'b0000000001: Y = 4'b0000;
    10'b0000000010: Y = 4'b0001;
    10'b0000000100 : Y = 4'b0010:
    10'b0000001000 : Y = 4'b0011;
    10'b00000100000: Y = 4'b0100;
    10'b00001000000 : Y = 4'b0101:
    10'b00010000000: Y = 4'b0110;
    10'b00100000000: Y = 4'b0111;
    10'b01000000000: Y = 4'b1000;
    10'b10000000000: Y = 4'b1001;
   default : Y = 4'b0000;
  endcase
end
endmodule
```

```
module BCD_enc_tb ();
reg [9:0] d;
wire [3:0] y_dut;
BCD_enc DUT (.D(d),.Y(y_dut));
reg [9: 0]temp;
integer i;
initial begin
  d = $random;
  temp = d;
  for (i = 0; i < 10; i = i + 1) begin
    d = temp \ll i;
    #10;
  end
  $stop;
end
initial begin
  $monitor("D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 = %b,
                      Y2 Y1 Y0 = \%b ", d, y_dut);
end
endmodule
```



# D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 = 0100100100, Y2 Y1 Y0 = 0000 # D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 = 1001001000, Y2 Y1 Y0 = 0000 # D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 = 0010010000, Y2 Y1 Y0 = 0000 # D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 = 0100100000, Y2 Y1 Y0 = 0000 # D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 = 0100100000, Y2 Y1 Y0 = 0000 # D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 = 1001000000, Y2 Y1 Y0 = 0000 # D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 = 0010000000, Y2 Y1 Y0 = 0111 # D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 = 0100000000, Y2 Y1 Y0 = 1000 # D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 = 1000000000, Y2 Y1 Y0 = 1001 # D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 = 0000000000, Y2 Y1 Y0 = 0000

| Input          |                |                |                |                |                |                |                | Output         |                |                |                |    |    |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----|----|
| D <sub>a</sub> | D <sub>8</sub> | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>o</sub> | Y <sub>3</sub> | Y <sub>2</sub> | Y, | Yo |
| 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 0              | 0              | 0  | 0  |
| 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 0              | 0              | 0              | 0  | 1  |
| 0              | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 0              | 0              | 0              | 0              | 1  | 0  |
| 0              | 0              | 0              | 0              | 0              | 0              | 1              | 0              | 0              | 0              | 0              | 0              | 1  | 1  |
| 0              | 0              | 0              | 0              | 0              | 1              | 0              | 0              | 0              | 0              | 0              | 1              | 0  | 0  |
| 0              | 0              | 0              | 0              | 1              | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 0  | 1  |
| 0              | 0              | 0              | 1              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 1  | 0  |
| 0              | 0              | 1              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 1  | 1  |
| 0              | 1              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 11/            | 0              | 0  | 0  |
| 1              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 0              | 0  | 1  |



# N - BIT ADDER USING DATAFLOW

```
module NbitAdder (A, B, C);

parameter N = 1;

input [N - 1: 0] A, B;

output [N - 1: 0] C;

assign C = A + B;

endmodule
```

```
module NbitAdder_tb ();
parameter n = 2;
reg[n - 1: 0] a_tb, b_tb, c_expected;
wire [n - 1: 0] c_dut;
NbitAdder \#(.N(n)) DUT (.A(a_tb), .B(b_tb), .C(c_dut));
integer i;
initial begin
  // Directed Testing
  \#0 \text{ a\_tb} = 0; b_tb = 1; c_expected = 1;
  #10 a tb = 1; b tb = 2; c expected = 3;
  #10 a_tb = 1; b_tb = 7; c_expected = 8;
  #10 a_tb = 5; b_tb = 4; c_expected = 9;
  #10;
  // Randomized Testing
  for (i = 0; i < 100; i = i + 1) begin
    a tb = \$random;
    b tb = $random;
    c_{expected} = a_{tb} + b_{tb}
    #10;
    if (c_dut! = c_expected) begin
      $display("The Nbit Adder Design is Wrong!");
      $stop;
    end
  end
  $stop;
end
initial begin
  monitor("A = \%b, B = \%b, C_DUT = \%b,
                        C_Expected = %b ", a_tb, b_tb, c_dut, c_expected);
end
endmodule
```



```
# A = 00, B = 10, C_DUT = 10, C_Expected = 10
# A = 10, B = 00, C_DUT = 10, C_Expected = 10
# A = 10, B = 10, C_DUT = 00, C_Expected = 00
# A = 11, B = 11, C_DUT = 10, C_Expected = 10
# A = 11, B = 00, C_DUT = 11, C_Expected = 11
# A = 11, B = 11, C_DUT = 10, C_Expected = 10
# A = 10, B = 10, C_DUT = 00, C_Expected = 10
# A = 10, B = 01, C_DUT = 00, C_Expected = 00
# A = 01, B = 01, C_DUT = 10, C_Expected = 10
# A = 10, B = 01, C_DUT = 11, C_Expected = 10
# A = 01, B = 01, C_DUT = 11, C_Expected = 11
# A = 01, B = 11, C_DUT = 00, C_Expected = 00
# A = 01, B = 10, C_DUT = 01, C_Expected = 01
# A = 00, B = 10, C_DUT = 01, C_Expected = 01
# A = 11, B = 10, C_DUT = 01, C_Expected = 01
# A = 01, B = 11, C_DUT = 00, C_Expected = 00
# A = 10, B = 11, C_DUT = 00, C_Expected = 00
# A = 10, B = 10, C_DUT = 01, C_Expected = 00
# A = 11, B = 10, C_DUT = 01, C_Expected = 01
# A = 01, B = 10, C_DUT = 01, C_Expected = 01
# A = 10, B = 00, C_DUT = 10, C_Expected = 01
# A = 01, B = 00, C_DUT = 11, C_Expected = 01
# A = 01, B = 00, C_DUT = 11, C_Expected = 01
# A = 00, B = 11, C_DUT = 01, C_Expected = 01
# A = 00, B = 01, C_DUT = 01, C_Expected = 01
# A = 00, B = 01, C_DUT = 01, C_Expected = 01
# A = 00, B = 01, C_DUT = 01, C_Expected = 01
# A = 00, B = 01, C_DUT = 01, C_Expected = 01
```

# **Question 5**

## **DESIGN N - BIT ALU**

```
module NbitALU (A, B, OPCODE, RESULT);
parameter M = 1;
input [M - 1 : 0] A, B;
input [1: 0] OPCODE;
output reg [M - 1: 0] RESULT;
wire [M - 1: 0] adder_out;
NbitAdder #(. N(M)) Addition(. A(A), . B(B), . C(adder_out));
always @(*) begin
  case (OPCODE)
    2'b00 : RESULT = adder_out;
    2'b10 : RESULT = A - B;
    2'b01 : RESULT = A \mid B;
    2'b11 : RESULT = A ^ B;
  endcase
end
endmodule
```

```
module NbitALU_tb ();
parameter n = 1;
reg[n-1:0]a_tb,b_tb;
reg [n - 1: 0] result_expected;
reg [1: 0] opcode_tb;
wire [n - 1 : 0] result_dut;
NbitALU #(.M(n)) DUT
(.A(a_tb),.B(b_tb),.OPCODE(opcode_tb),.RESULT(result_dut));
integer i;
initial begin
  for (i = 0; i < 100; i = i + 1) begin
    a_{tb} = $random;
    b tb = \$random;
    opcode_tb = $random;
    case (opcode tb)
      2'b00 : result\_expected = a\_tb + b\_tb;
      2'b10: result_expected = a_tb - b_tb;
      2'b01: result_expected = a_tb | b_tb;
      2'b11: result_expected = a_tb ^ b_tb;
    endcase
    #10:
    if (result dut! = result expected) begin
      $display ("The ALU Design is Wrong!");
      $stop;
    end
  end
  $stop;
End
initial begin
  monitor("A = \%b, B = \%b, Opcode = \%b,
                         Result = %b ", a_tb, b_tb, opcode_tb, result_dut);
end
endmodule
```



```
= 0, B = 0, Opcode = 10, Result = 0
   = 0, B = 1, Opcode = 00, Result = 1
   = 0, B = 0, Opcode = 01, Result = 0
   = 1, B = 0, Opcode = 11, Result = 1
   = 1, B = 1, Opcode = 01, Result = 1
   = 0, B = 1, Opcode = 11, Result = 1
   = 1, B = 0, Opcode = 10, Result = 1
   = 1, B = 0, Opcode = 00, Result = 1
   = 1, B = 1, Opcode = 10, Result = 0
 A = 0, B = 1, Opcode = 00, Result = 1
 A = 0, B = 1, Opcode = 10, Result = 1
 A = 1, B = 1, Opcode = 00, Result = 0
 A = 1, B = 0, Opcode = 11, Result = 1
 A = 0, B = 0, Opcode = 11, Result = 0
 A = 0, B = 0, Opcode = 00, Result = 0
 A = 1, B = 1, Opcode = 01, Result = 1
 A = 1, B = 1, Opcode = 00, Result = 0
 A = 1, B = 1, Opcode = 11, Result = 0
 A = 0, B = 0, Opcode = 10, Result = 0
\# A = 1, B = 1, Opcode = 01, Result = 1
```







### 4 - BIT ALU DISPLAY ON 7 SEGMENT LED DISPLAY

```
module ALU4bit7SegmentLED (A, B, Opcode, enable, a, b, c, d, e, f, g);
parameter N = 1;
input [N - 1 : 0] A, B;
input [1:0] Opcode;
input enable;
output reg a, b, c, d, e, f, g;
wire [N - 1: 0] Result;
reg [6: 0] LEDs;
NbitALU #(.M(N)) ALU(.A(A),.B(B),.OPCODE(Opcode),.RESULT(Result));
always @(*) begin
 if (enable) begin
   case (Result)
     4'h0 : LEDs = 7'b111_1110; // LEDS = {a, b, c, d, e, f, g}
     4'h1 : LEDs = 7'b011_0000;
     4'h2 : LEDs = 7'b110_1101;
     4'h3 : LEDs = 7'b111_1001;
     4'h4: LEDs = 7'b011_0011;
     4'h5: LEDs = 7'b101_1011;
     4'h6: LEDs = 7'b101_11111;
     4'h7 : LEDs = 7'b111_0000;
     4'h8 : LEDs = 7'b111_1111;
     4'h9 : LEDs = 7'b111_1011;
     4'hA: LEDs = 7'b111_0111;
     4'hB : LEDs = 7'b001_1111;
     4'hC : LEDs = 7'b100_1110;
     4'hD : LEDs = 7'b011_1101;
     4'hE: LEDs = 7'b100_1111;
     4'hF : LEDs = 7'b100_0111;
    endcase
 end else
              LEDs = 7'b000_0000;
end
always @(*) begin
 a = LEDs[6];
 b = LEDs[5];
 c = LEDs[4];
 d = LEDs[3];
  e = LEDs[2];
 f = LEDs[1];
 g = LEDs[0];
end endmodule
```

```
module ALU4bit7SegmentLED tb ();
parameter n = 1;
reg[n - 1 : 0] A_tb, B_tb;
reg [1: 0] Op_code;
reg Enable;
wire a_tb, b_tb, c_tb, d_tb, e_tb, f_tb, g_tb;
reg a_tb_Exp, b_tb_Exp, c_tb_Exp, d_tb_Exp, e_tb_Exp, f_tb_Exp, g_tb_Exp;
reg[n - 1: 0] Result_Expected;
ALU4bit7SegmentLED #(. N(n)) DUT (A_tb, B_tb, Op_code, Enable, a_tb, b_tb, c_tb, d_tb, e_tb, f_tb, g_tb);
integer i;
initial begin
 for (i = 0; i < 100; i = i + 1) begin
    A_{tb} = $random;
    B tb = random
    Op\_code = random;
    Enable = \$random;
    case (Op_code)
      2'b00: Result_Expected = A_tb + B_tb;
      2'b10: Result_Expected = A_tb - B_tb;
      2'b01: Result_Expected = A_tb | B_tb;
      2'b11: Result_Expected = A_tb ^ B_tb;
    endcase
    if (Enable) begin
      case (Result_Expected)
        // {a_tb_Exp, b_tb_Exp, c_tb_Exp, d_tb_Exp, e_tb_Exp, f_tb_Exp, g_tb_Exp} = {a, b, c, d, e, f, g}
        4'h0: {a th Exp, b th Exp, c th Exp, d th Exp, e th Exp, f th Exp, g th Exp} = 7'b111 1110;
        4'h1: \{a_tb_Exp, b_tb_Exp, c_tb_Exp, d_tb_Exp, e_tb_Exp, f_tb_Exp, g_tb_Exp\} = 7'b011_0000;
        4'h2: {a_tb_Exp, b_tb_Exp, c_tb_Exp, d_tb_Exp, e_tb_Exp, f_tb_Exp, g_tb_Exp} = 7'b110_1101;
        4'h3: {a_tb_Exp, b_tb_Exp, c_tb_Exp, d_tb_Exp, e_tb_Exp, f_tb_Exp, g_tb_Exp} = 7'b111_1001;
        4'h4: {a_tb_Exp, b_tb_Exp, c_tb_Exp, d_tb_Exp, e_tb_Exp, f_tb_Exp, g_tb_Exp} = 7'b011_0011;
        4'h5: {a_tb_Exp, b_tb_Exp, c_tb_Exp, d_tb_Exp, e_tb_Exp, f_tb_Exp, g_tb_Exp} = 7'b101_1011_1;
        4'h6: \{a\_tb\_Exp, b\_tb\_Exp, c\_tb\_Exp, d\_tb\_Exp, e\_tb\_Exp, f\_tb\_Exp, g\_tb\_Exp\} = 7'b101\_1111;
        4'h7: {a_tb_Exp, b_tb_Exp, c_tb_Exp, d_tb_Exp, e_tb_Exp, f_tb_Exp, g_tb_Exp} = 7'b111_0000;
        4'h8: \{a\_tb\_Exp, b\_tb\_Exp, c\_tb\_Exp, d\_tb\_Exp, e\_tb\_Exp, f\_tb\_Exp, g\_tb\_Exp\} = 7'b111\_1111;
        4'h9: \{a_tb_Exp, b_tb_Exp, c_tb_Exp, d_tb_Exp, e_tb_Exp, f_tb_Exp, g_tb_Exp\} = 7'b111_1011;
        4'hA: {a_tb_Exp, b_tb_Exp, c_tb_Exp, d_tb_Exp, e_tb_Exp, f_tb_Exp, g_tb_Exp} = 7'b111_0111;
        4'hB: {a_tb_Exp, b_tb_Exp, c_tb_Exp, d_tb_Exp, e_tb_Exp, f_tb_Exp, g_tb_Exp} = 7'b001_1111;
        4'hC: {a_tb_Exp,b_tb_Exp,c_tb_Exp,d_tb_Exp,e_tb_Exp,f_tb_Exp,g_tb_Exp} = 7'b100_1110;
        4'hD: \{a_tb_Exp, b_tb_Exp, c_tb_Exp, d_tb_Exp, e_tb_Exp, f_tb_Exp, g_tb_Exp\} = 7'b011_1101;
        4'hE: \{a_tb_Exp, b_tb_Exp, c_tb_Exp, d_tb_Exp, e_tb_Exp, f_tb_Exp, g_tb_Exp\} = 7'b100_1111;
        4'hF: \{a_tb_Exp, b_tb_Exp, c_tb_Exp, d_tb_Exp, e_tb_Exp, f_tb_Exp, g_tb_Exp\} = 7'b100_0111;
      endcase
  end
```

```
else
{a_tb_Exp, b_tb_Exp, c_tb_Exp, d_tb_Exp, e_tb_Exp, f_tb_Exp, g_tb_Exp} = 7'b000_0000;
#10;
if ({a_tb_Exp, b_tb_Exp, c_tb_Exp, d_tb_Exp, e_tb_Exp, f_tb_Exp, g_tb_Exp}!

= {a_tb, b_tb, c_tb, d_tb, e_tb, f_tb, g_tb}) begin
$display("The ALU 4 bit 7 Segment LEDs Design is Wrong!");
$stop;
end
end
$stop;
end
initial begin
$monitor("Digit = %d, abcdefg = %b ", Result_Expected, {a_tb, b_tb, c_tb, d_tb, e_tb, f_tb, g_tb});
end
endmodule
```

|       | Input  | Output |   |   |   |   |   |   |  |  |  |
|-------|--------|--------|---|---|---|---|---|---|--|--|--|
| Digit | enable | a      | b | С | d | e | f | g |  |  |  |
| 0     | 1      | 1      | 1 | 1 | 1 | 1 | 1 | 0 |  |  |  |
| 1     | 1      | 0      | 1 | 1 | 0 | 0 | 0 | 0 |  |  |  |
| 2     | 1      | 1      | 1 | 0 | 1 | 1 | 0 | 1 |  |  |  |
| 3     | 1      | 1      | 1 | 1 | 1 | 0 | 0 | 1 |  |  |  |
| 4     | 1      | 0      | 1 | 1 | 0 | 0 | 1 | 1 |  |  |  |
| 5     | 1      | 1      | 0 | 1 | 1 | 0 | 1 | 1 |  |  |  |
| 6     | 1      | 1      | 0 | 1 | 1 | 1 | 1 | 1 |  |  |  |
| 7     | 1      | 1      | 1 | 1 | 0 | 0 | 0 | 0 |  |  |  |
| 8     | 1      | 1      | 1 | 1 | 1 | 1 | 1 | 1 |  |  |  |
| 9     | 1      | 1      | 1 | 1 | 1 | 0 | 1 | 1 |  |  |  |
| Α     | 1      | 1      | 1 | 1 | 0 | 1 | 1 | 1 |  |  |  |
| b     | 1      | 0      | 0 | 1 | 1 | 1 | 1 | 1 |  |  |  |
| С     | 1      | 1      | 0 | 0 | 1 | 1 | 1 | 0 |  |  |  |
| d     | 1      | 0      | 1 | 1 | 1 | 1 | 0 | 1 |  |  |  |
| E     | 1      | 1      | 0 | 0 | 1 | 1 | 1 | 1 |  |  |  |
| F     | 1      | 1      | 0 | 0 | 0 | 1 | 1 | 1 |  |  |  |
| x     | 0      | 0      | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |



```
Digit = 1, abcdefg = 0000000
 Digit = 1, abcdefg = 0110000
 Digit = 0, abcdefg = 0000000
 Digit = 0, abcdefg = 11111110
 Digit = 1, abcdefg = 0000000
 Digit = 0, abcdefg = 0000000
 Digit = 1, abcdefg = 0110000
 Digit = 1, abcdefg = 0000000
 Digit = 0, abcdefg = 0000000
 Digit = 1, abcdefg = 0110000
 Digit = 0, abcdefg = 0000000
 Digit = 0, abcdefg = 11111110
 Digit = 1, abcdefg = 0110000
 Digit = 1, abcdefg = 0000000
 Digit = 1, abcdefg = 0110000
 Digit = 0, abcdefg = 0000000
 Digit = 0, abcdefg = 1111110
 Digit = 1, abcdefg = 0110000
# Digit = 0, abcdefg = 0000000
# Digit = 1, abcdefg = 0000000
# Digit = 0, abcdefg = 1111110
# Digit = 1, abcdefg = 0000000
```





