

# **Question 1**

### SEQUENCE\_010\_MOORE

### **Verilog Code:**

```
module Sequence_010_Moore (x, clk, rst, y, count);
parameter STORE = 2'b00;
parameter IDLE = 2'b01;
parameter ZERO = 2'b10;
parameter ONE = 2'b11;
input x, clk, rst;
output reg y;
output reg [9:0] count;
reg [1:0] cs, ns;
// Next state Logic
always @(cs or x) begin
  case (cs)
    STORE:
     if (x)
        ns = IDLE;
      else
        ns = ZERO;
    IDLE:
     if(x)
        ns = IDLE;
      else
        ns = ZERO;
    ZERO:
      if (x)
        ns = ONE;
      else
        ns = ZERO;
    ONE:
      if (x)
        ns = IDLE;
      else
        ns = STORE;
    default : ns = IDLE;
  endcase
end
```

```
// State Memory
always @(posedge clk or posedge rst) begin
 if (rst) begin
   cs <= IDLE;
   count \leq 0;
  end
  else
    cs <= ns;
end
// Output Logic
always @(cs) begin
 case (cs)
   STORE: begin
         y = 1;
         count = count + 1;
       end
   IDLE, ZERO, ONE : y = 0;
  endcase
end
endmodule
```

### **Testbench Code:**

```
module Sequence_010_Moore_tb ();
parameter STORE = 2'b00;
parameter IDLE = 2'b01;
parameter ZERO = 2'b10;
parameter ONE = 2'b11;
reg x, clk, rst;
wire y;
wire [9:0] count;
Sequence_010_Moore #(STORE, IDLE, ZERO, ONE) s1(x, clk, rst, y, count);
initial begin
  clk = 0;
  forever
    #25 \text{ clk} = \sim \text{clk};
end
initial begin
  rst = 1;
  #50;
  rst = 0;
  x = 0;
  #50;
  x = 1;
  #50;
  x = 0;
  #50;
  if ((y! = 1) && (count! = 1)) begin
    $display("The FSM Design is Wrong!");
    $stop;
  end
  repeat (50) begin
    @(negedge clk);
    x = $random;
  end
  #2 $stop;
end
initial
  monitor ("time = model{monitor}0t, x = model{model}6b, clk = model{model}6b, rst = model{model}6b, count = model{model}6b, stime, x, clk, rst, y, count);
endmodule
```

### Do File for (Sequence\_010\_Moore) Question 1

vlib work
vlog Sequence\_010\_Moore. v Sequence\_010\_Moore\_tb. v
vsim — voptargs = +acc work. Sequence\_010\_Moore\_tb
add wave \*
run — all

### Waveform:



| Name  | Туре              | Size  | Description                                           |
|-------|-------------------|-------|-------------------------------------------------------|
| х     |                   |       | Input sequence                                        |
| clk   | Input             | 1 bit | Clock                                                 |
| rst   |                   |       | Active high asynchronous reset                        |
| у     |                   | 1 bit | Output that is HIGH when the sequence 010 is detected |
| count | Output<br>10 bits |       | Outputs the number of time the pattern was detected   |



```
# time = 1100, x = 1, clk = 0, rst = 0, y = 0, count = 0000000010
# time = 1125, x = 1, clk = 1, rst = 0, y = 0, count = 0000000010
# time = 1150, x = 1, clk = 0, rst = 0, y = 0, count = 0000000010
# time = 1175, x = 1, clk = 1, rst = 0, y = 0, count = 0000000010
# time = 1200, x = 0, clk = 0, rst = 0, y = 0, count = 0000000010
# time = 1225, x = 0, clk = 1, rst = 0, y = 0, count = 0000000010
# time = 1250, x = 1, clk = 0, rst = 0, y = 0, count = 0000000010
# time = 1275, x = 1, clk = 1, rst = 0, y = 0, count = 0000000010
# time = 1300, x = 0, clk = 0, rst = 0, y = 0, count = 0000000010
# time = 1325, x = 0, clk = 1, rst = 0, y = 1, count = 0000000011
# time = 1350, x = 0, clk = 0, rst = 0, y = 1, count = 0000000011
# time = 1375, x = 0, clk = 1, rst = 0, y = 0, count = 0000000011
# time = 1400, x = 0, clk = 0, rst = 0, y = 0, count = 0000000011
# time = 1425, x = 0, clk = 1, rst = 0, y = 0, count = 0000000011
# time = 1450, x = 1, clk = 0, rst = 0, y = 0, count = 0000000011
# time = 1475, x = 1, clk = 1, rst = 0, y = 0, count = 0000000011
# time = 1500, x = 0, clk = 0, rst = 0, y = 0, count = 0000000011
# time = 1525, x = 0, clk = 1, rst = 0, y = 1, count = 0000000100
# time = 1550, x = 1, clk = 0, rst = 0, y = 1, count = 0000000100
# time = 1575, x = 1, clk = 1, rst = 0, y = 0, count = 0000000100
\# time = 1600, x = 1, clk = 0, rst = 0, y = 0, count = 0000000100
# time = 1625, x = 1, clk = 1, rst = 0, y = 0, count = 0000000100
# time = 1650, x = 1, clk = 0, rst = 0, y = 0, count = 0000000100
# time = 1675, x = 1, clk = 1, rst = 0, y = 0, count = 0000000100
# time = 1700, x = 1, clk = 0, rst = 0, y = 0, count = 0000000100
# time = 1725, x = 1, clk = 1, rst = 0, y = 0, count = 0000000100
# time = 1750, x = 0, clk = 0, rst = 0, y = 0, count = 0000000100
# time = 1775, x = 0, clk = 1, rst = 0, y = 0, count = 0000000100
# time = 1800, x = 0, clk = 0, rst = 0, y = 0, count = 0000000100
# time = 1825, x = 0, clk = 1, rst = 0, y = 0, count = 0000000100
# time = 1850, x = 0, clk = 0, rst = 0, y = 0, count = 0000000100
# time = 1875, x = 0, clk = 1, rst = 0, y = 0, count = 0000000100
# time = 1900, x = 0, clk = 0, rst = 0, y = 0, count = 0000000100
# time = 1925, x = 0, clk = 1, rst = 0, y = 0, count = 0000000100
# time = 1950, x = 1, clk = 0, rst = 0, y = 0, count = 0000000100
# time = 1975, x = 1, clk = 1, rst = 0, y = 0, count = 0000000100
# time = 2000, x = 0, clk = 0, rst = 0, y = 0, count = 0000000100
# time = 2025, x = 0, clk = 1, rst = 0, y = 1, count = 0000000101
# time = 2050, x = 1, clk = 0, rst = 0, y = 1, count = 0000000101
\# time = 2075, x = 1, clk = 1, rst = 0, y = 0, count = 0000000101
# time = 2100, x = 1, clk = 0, rst = 0, y = 0, count = 0000000101
# time = 2125, x = 1, clk = 1, rst = 0, y = 0, count = 0000000101
# time = 2150, x = 1, clk = 0, rst = 0, y = 0, count = 0000000101
# time = 2175, x = 1, clk = 1, rst = 0, y = 0, count = 0000000101
# time = 2200, x = 1, clk = 0, rst = 0, y = 0, count = 0000000101
\# time = 2225, x = 1, c1k = 1, rst = 0, y = 0, count = 0000000101
# time = 2250, x = 1, clk = 0, rst = 0, y = 0, count = 0000000101
# time = 2275, x = 1, clk = 1, rst = 0, y = 0, count = 0000000101
```

### **Schematic after the Elaboration:**



# time = 2300, x = 0, clk = 0, rst = 0, y = 0, count = 0000000101

# **Schematic after the Synthesis:**



### **Utilization Report:**

#### **Summary**

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 3           | 20800     | 0.01          |
| FF       | 2           | 41600     | 0.00          |
| IO       | 14          | 106       | 13.21         |



# **Device after implementation:**







### TESLA - CAR

### **Verilog Code:**

```
module Tesla_Car (speed_limit, car_speed, leading_distance, clk, rst, unlock_doors, accel
parameter MIN_DISTANCE = 7'd40; // 40 meters
parameter ACCELERATE = 2'b00;
parameter STOP = 2'b01;
parameter DECELERATE = 2'b10;
input [7: 0] speed_limit, car_speed;
input [6:0] leading distance;
input clk, rst;
output reg unlock doors, accelerate car;
reg [1:0] ns, cs;
// Next State Logic
always @(*) begin
  case (cs)
    ACCELERATE:
       if ((leading distance >= MIN DISTANCE) && (car speed < speed limit))
         ns = ACCELERATE;
       else if ((leading distance < MIN DISTANCE) || (car speed > speed limit))
           ns = DECELERATE;
    STOP:
       if (leading_distance < MIN_DISTANCE)
         ns = STOP:
       else if (leading_distance >= MIN_DISTANCE)
         ns = ACCELERATE:
    DECELERATE:
       if ((leading_distance < MIN_DISTANCE) || (car_speed > speed_limit))
         ns = DECELERATE;
       else if ((leading distance >= MIN DISTANCE) && (car speed
           < speed limit))
           ns = ACCELERATE:
       else if (car_speed == 0)
           ns = STOP;
    default : ns = STOP:
  endcase
```

```
// State Memory
always @(posedge clk or posedge rst) begin
  if (rst)
   cs <= STOP;
  else
   cs <= ns;
end
// Output Logic
always @(cs) begin
  case (cs)
   ACCELERATE: begin
           unlock_doors = 0;
           accelerate_car = 1;
          end
   STOP: begin
        unlock_doors = 1;
        accelerate_car = 0;
       end
   DECELERATE: begin
           unlock_doors = 0;
           accelerate_car = 0;
          end
  endcase
end
endmodule
```

#### **Testbench Code:**

```
module Tesla_Car_tb ();
parameter MIN_DISTANCE = 7'd40; // 40 meters
parameter ACCELERATE = 2'b00;
parameter STOP = 2'b01;
parameter DECELERATE = 2'b10;
reg [7: 0] speed_limit, car_speed;
reg [6: 0] leading_distance;
reg clk, rst;
wire unlock_doors, accelerate_car;
Tesla_Car #(MIN_DISTANCE, ACCELERATE, STOP, DECELERATE)
T1(speed_limit, car_speed, leading_distance, clk, rst, unlock_doors, accelerate_car);
initial begin
  clk = 0;
  forever
    #25 \text{ clk} = \sim \text{clk};
end
initial begin
  rst = 1;
  speed_limit = 8'd80;
  leading_distance = 7'd50;
  car\_speed = 0;
  #100;
  // Test Acceleration and Deceleration With Speed Limit
  car\_speed = 8'd20;
  rst = 0;
  #1000;
  // Test the Safety For Car Crashes with Leading Vehicle / Object
  leading_distance = 7'd10;
  #1000;
  $stop;
// Change Speed of the Car During the Current State
always @(negedge clk) begin
  if (~rst) begin
    if (unlock\_doors == 0) begin
      if (accelerate_car)
        car\_speed = car\_speed + 1;
      else
        car\_speed = car\_speed - 1;
    end
  end
end
initial
$monitor ("clk = %b, rst = %b, speed_limit = %d m/sec, car_speed = %d m/sec, leading_distance
               = %d m, unlock_doors = %b, accelerate_car = %b"
                                  , clk, rst, speed_limit, car_speed, leading_distance, unlock_doors, accelerate_car);
endmodule
```

### Do File for (Tesla\_Car) Question 2

vlib work
vlog Tesla\_Car. v Tesla\_Car\_tb. v
vsim — voptargs = +acc work. Tesla\_Car\_tb
add wave \*
run — all

### Waveform:



| Name             | Туре         | Size   | Description                                                                            |  |
|------------------|--------------|--------|----------------------------------------------------------------------------------------|--|
| speed_limit      | Input        | 8 bits | Allowable speed limit of the highway                                                   |  |
| car_speed        |              | 8 bits | Current car speed                                                                      |  |
| leading_distance |              | 7 bits | Distance between the car and the vehicle/object in front of it                         |  |
| clk              |              | 1 bit  | Clock                                                                                  |  |
| rst              |              | 1 bit  | Active high asynchronous reset                                                         |  |
| unlock_doors     | Output 1 bit |        | Signal that unlock the car doors when HIGH                                             |  |
| accelerate_car   |              | 1 bit  | Signal that control the flow of the fuel to the engine to accelerate the car when HIGH |  |



clk = 0, rst = 1, speed limit = 80 m/sec, car speed = 0 m/sec, leading\_distance = 50 m, unlock\_doors = 1, accelerate\_car = 0 clk = 1, rst = 1, speed\_limit = 80 m/sec, car\_speed = 0 m/sec, leading\_distance = 50 m, unlock\_doors = 1, accelerate car = 0 clk = 0, rst = 1, speed\_limit = 80 m/sec, car\_speed = 0 m/sec. leading\_distance = 50 m, unlock\_doors = 1, accelerate\_car = 0 clk = 1,80 m/sec, rst = 1,speed limit = car\_speed = 0 m/sec, leading\_distance = 50 m, unlock\_doors = 1, accelerate\_car = 0 clk = 0, rst = 0, speed\_limit = 80 m/sec, car\_speed = leading\_distance = unlock\_doors = 1, 20 m/sec. 50 m, accelerate car = 0clk = 1, rst = 0,speed limit = 80 m/sec, car\_speed = 20 m/sec, leading\_distance = 50 m, unlock\_doors = 0, accelerate car clk = 0, rst = 0. speed limit = 80 m/sec, car speed = 21 m/sec. leading\_distance = 50 m. unlock doors = 0. accelerate car clk = 1, rst = 0, speed limit = 80 m/sec, car speed 21 m/sec. leading distance = 50 m, unlock doors = 0. accelerate car accelerate\_car clk = 0, rst = 0, speed limit = 80 m/sec, car speed 22 m/sec, leading distance = 50 m, unlock doors = 0, clk 1, rst = 0, speed limit 80 m/sec, car\_speed 22 m/sec, leading\_distance 50 m, unlock\_doors = 0, accelerate car leading\_distance = clk = 0, rst = 0, speed limit 80 m/sec, car\_speed 23 m/sec, 50 m, unlock\_doors = 0, accelerate car clk = 1, rst = 0, accelerate\_car speed limit = 80 m/sec, car speed = 23 m/sec, leading\_distance = 50 m, unlock doors = 0, 24 m/sec, 50 m, accelerate\_car = clk = 0, rst = 0, speed\_limit = 80 m/sec, car\_speed = leading\_distance = unlock\_doors = 0, 24 m/sec, speed\_limit = 80 m/sec, car\_speed = clk = 1, rst = 0, leading\_distance = 50 m, unlock\_doors = 0, accelerate car = 25 m/sec, clk = 0, rst = 0, speed limit = 80 m/sec, car\_speed = leading\_distance = 50 m, unlock\_doors = 0, accelerate car = speed limit = 80 m/sec, car\_speed = 25 m/sec. 50 m, unlock\_doors = 0, clk = 1, rst = 0, leading\_distance = accelerate car = 50 m. unlock doors = 0. clk = 0, rst = 0, speed limit = 80 m/sec, car speed = 26 m/sec. leading distance = accelerate car = 80 m/sec, car\_speed = leading\_distance = clk = 1, rst = 0, speed limit = 26 m/sec, 50 m, unlock doors = 0, accelerate car = = 0, rst 27 m/sec, accelerate\_car clk = 0, speed\_limit = 80 m/sec, car speed leading distance = 50 m, unlock doors = 0, 27 m/sec, clk = 1, rst = 0, speed limit = 80 m/sec, car\_speed = leading\_distance = 50 m, unlock\_doors = 0, accelerate\_car clk = 0, rst leading\_distance = = 0, speed limit = 80 m/sec, car speed = 28 m/sec, 50 m, unlock\_doors = 0, accelerate car 28 m/sec, clk = 1, rst = 0, speed\_limit = 80 m/sec, car\_speed = leading\_distance = 50 m, unlock\_doors = 0, accelerate car 29 m/sec, accelerate\_car = clk = 0, rst = 0, speed\_limit = 80 m/sec, car\_speed = leading\_distance = 50 m, unlock\_doors = 0, 29 m/sec, 50 m, clk = 1, rst = 0, speed limit = 80 m/sec, car\_speed = leading\_distance = unlock\_doors = 0, accelerate car = speed\_limit = 30 m/sec, 80 m/sec, car\_speed = clk = 0, rst = 0, leading\_distance = 50 m, unlock\_doors = 0, accelerate car = speed\_limit = clk = 1, rst = 0,80 m/sec, car\_speed = leading\_distance = 50 m, unlock\_doors = 0, 30 m/sec, accelerate\_car = leading\_distance = clk = 0, rst = 0, speed limit = 80 m/sec, car\_speed = 31 m/sec. 50 m, unlock doors = 0, accelerate\_car = clk = 1, rst = 0, speed limit = 80 m/sec. car speed = 31 m/sec. leading distance = 50 m, unlock doors = 0, accelerate car clk = 0, rst = 0, speed limit = 80 m/sec, car speed 32 m/sec, leading distance = 50 m, unlock doors = 0, accelerate\_car clk = 1, rst = 0, speed limit = 80 m/sec, car\_speed 32 m/sec. leading\_distance = 50 m, unlock\_doors = 0, accelerate car clk = 0, rst = 0, speed\_limit = 80 m/sec, car\_speed = 33 m/sec, leading\_distance = 50 m, unlock\_doors = 0, accelerate car accelerate\_car clk = 1, rst = 0, speed limit = 80 m/sec, car speed = 33 m/sec, leading\_distance = 50 m, unlock\_doors = 0, 34 m/sec, accelerate\_car = clk = 0, rst = 0, speed\_limit = 80 m/sec, car\_speed = leading\_distance = 50 m, unlock\_doors = 0, 34 m/sec, clk = 1, rst = 0, speed\_limit = 80 m/sec, car\_speed = leading\_distance = 50 m, unlock\_doors = 0, accelerate\_car = speed\_limit = 80 m/sec, car\_speed = clk = 0, rst = 0, 35 m/sec, leading\_distance = 50 m, unlock\_doors = 0, accelerate car = clk = 1, rst = 0, speed\_limit = 80 m/sec, car\_speed = leading\_distance = 50 m, unlock\_doors = 0, 35 m/sec. accelerate car = clk = 0, rst = 0, speed limit = 80 m/sec, car speed = 36 m/sec. leading distance = 50 m, unlock doors = 0, accelerate car = leading\_distance = clk = 1, rst = 0, speed limit = 80 m/sec, car speed = 36 m/sec. 50 m, unlock doors = 0, accelerate car = clk = 0, rst 37 m/sec, = 0, speed limit = 80 m/sec, car speed = leading distance = 50 m, unlock doors = 0, accelerate car clk = 1, rst = 0, speed limit = 80 m/sec, car speed 37 m/sec, leading distance = 50 m, unlock doors = 0, accelerate\_car clk = 0, rst = 0, speed\_limit = 80 m/sec, car\_speed = leading\_distance = 50 m, unlock\_doors = 0, 38 m/sec, accelerate car clk = 1, rst = 0, speed\_limit = 80 m/sec, car\_speed = 38 m/sec, leading\_distance = 50 m, unlock\_doors = 0, accelerate car 39 m/sec, accelerate\_car clk = 0, rst = 0, speed\_limit = 80 m/sec, car\_speed = leading\_distance = 50 m, unlock\_doors = 0, 39 m/sec, 50 m, clk = 1, rst = 0, speed limit = 80 m/sec, car\_speed = leading\_distance = unlock\_doors = 0, accelerate car = clk = 0, rst = 0, speed\_limit = 80 m/sec, car\_speed = 40 m/sec, leading\_distance = 10 m, unlock\_doors = 0, accelerate car = 1 clk = 1, rst = 0, speed\_limit = 80 m/sec, car\_speed = 40 m/sec, leading\_distance = 10 m, unlock\_doors = 0, accelerate car = 0 speed limit = 80 m/sec, car\_speed = leading\_distance = clk = 0, rst = 0, 39 m/sec. 10 m, unlock\_doors = 0, accelerate car = 0 clk = 1, rst = 0, speed limit = 80 m/sec. car speed = 39 m/sec. leading distance = 10 m. unlock doors = 0. accelerate car = clk = 0, rst = 0, speed\_limit = 80 m/sec, car\_speed = 38 m/sec, leading\_distance = 10 m, unlock\_doors = 0, accelerate car = 1, rst = 0, speed\_limit = 80 m/sec, car\_speed = 38 m/sec. leading\_distance = 10 m, unlock\_doors = 0, accelerate car clk = 0. rst = 0, speed limit = 80 m/sec, car\_speed 37 m/sec. leading\_distance = 10 m, unlock\_doors = 0, accelerate\_car speed limit = 80 m/sec, car speed = 37 m/sec, leading\_distance = 10 m, unlock doors = 0, clk = 1, rst = 0.accelerate car = speed\_limit = 36 m/sec, 10 m, clk = 0, rst = 0, 80 m/sec, car\_speed = leading\_distance = unlock\_doors = 0, accelerate car = 80 m/sec, car\_speed = 36 m/sec, clk = 1, rst = 0, speed\_limit = leading\_distance = 10 m, unlock\_doors = 0, accelerate\_car = 0 clk = 0, rst = 0, speed\_limit = 80 m/sec, car\_speed = leading\_distance = 35 m/sec, 10 m, unlock\_doors = 0, accelerate\_car = 0 clk = 1, rst = 0, speed\_limit = 80 m/sec, car\_speed = 35 m/sec, leading\_distance = 10 m, unlock\_doors = 0, accelerate\_car = 0 34 m/sec, leading\_distance = 10 m, unlock\_doors = 0, accelerate\_car = 0 clk = 0, rst = 0, speed\_limit = 80 m/sec, car\_speed =

### **Schematic after the Elaboration:**



# **Schematic after the Synthesis:**



## **Utilization Report:**

#### Summary

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 17          | 20800     | 0.08          |
| FF       | 8           | 41600     | 0.02          |
| Ю        | 24          | 106       | 22.64         |



# **Device after implementation:**



# **Question 3**

#### **GRAY CODE MOORE FSM**

### **Verilog Code:**

```
module Gray_Code_Moore (clk, rst, y);
parameter A = 2'b00;
parameter B = 2'b01;
parameter C = 2'b10;
parameter D = 2'b11;
input clk, rst;
output reg [1:0] y;
reg [1:0] cs, ns;
// Next State Logic
always @(cs) begin
  case (cs)
    A : ns = B;
    B : ns = C:
    C : ns = D;
    D : ns = A;
  endcase
end
// State Memory
always @(posedge clk or posedge rst) begin
  if (rst)
    cs <= A;
  else
    cs \le ns;
end
// Output Logic
always @(cs) begin
  case (cs)
    A: y = 2'b00;
    B : y = 2'b01;
    C: y = 2'b11;
    D: y = 2'b10;
  endcase
end
endmodule
```

```
module Gray_Code_Ref (clk, rst, gray_out);
input clk, rst;
output [1:0] gray_out;

reg [1:0] binary_cnt;

always @(posedge clk or posedge rst) begin
    if (rst)
        binary_cnt <= 0;
    else begin
        binary_cnt <= binary_cnt + 1;
    end
end

assign gray_out[1] = binary_cnt[1];
assign gray_out[0] = ^binary_cnt;
endmodule</pre>
```

### **Testbench Code:**

```
module Gray_Code_Moore_tb ();
parameter A = 2'b00:
parameter B = 2'b01;
parameter C = 2'b10;
parameter D = 2'b11;
reg clk, rst;
wire [1:0] y_DUT;
wire [1:0] y_REF;
Gray_Code_Moore #(A, B, C, D) DUT (clk, rst, y_DUT);
Gray_Code_Ref REF (clk, rst, y_REF);
initial begin
  clk = 0;
  forever
    #25 \text{ clk} = \sim \text{clk};
end
initial begin
  rst = 1;
  repeat (4) @(negedge clk);
  rst = 0;
  repeat (100) begin
    @(negedge clk);
    if (y_DUT! = y_REF) begin
      $display("The FSM Design is Wrong!");
      $stop;
    end
  end
  $stop;
end
initial
$monitor("time = %0t, CLK = %b, RST = %b, Gray_out = %b",
                                                              $time, clk, rst, y_DUT);
endmodule
```

### Do File for (Gray\_Code\_Moore) Question 3

vlib work
vlog Gray\_Code\_Moore. v Gray\_Code\_Ref. v Gray\_Code\_Moore\_tb. v
vsim — voptargs = +acc work. Gray\_Code\_Moore\_tb
add wave \*
run — all

#### Waveform:



#### **Constraint File:**

```
## Clock signal
set_property — dict { PACKAGE_PIN W5 | IOSTANDARD LVCMOS33 } [get_ports clk]
create_clock — add — name sys_clk_pin — period 10.00 — waveform {0 5} [get_ports clk]
## LEDs
set_property — dict { PACKAGE_PIN U16 | IOSTANDARD LVCMOS33 } [get_ports {y[0]}]
set_property — dict { PACKAGE_PIN E19 | IOSTANDARD LVCMOS33 } [get_ports {y[1]}]
##Buttons
set_property — dict { PACKAGE_PIN U18 | IOSTANDARD LVCMOS33 } [get_ports rst]

## Configuration options, can be used for all designs
set_property CONFIG_VOLTAGE 3.3 [current_design]
set_property CFGBVS VCCO [current_design]

## SPI configuration mode options for QSPI boot, can be used for all designs
set_property BITSTREAM. GENERAL. COMPRESS TRUE [current_design]
set_property BITSTREAM. CONFIG. CONFIGRATE 33 [current_design]
set_property CONFIG_MODE SPIx4 [current_design]
```

#### **Schematic after the Elaboration:**



### **Schematic after the Synthesis:**



## **Utilization Report:**

Summary

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 2           | 20800     | 0.01          |
| FF       | 2           | 41600     | 0.00          |
| 10       | 4           | 106       | 3.77          |



# **Device after implementation:**



### **Successful Bitstream Generation:**



#### Summary

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 0.068 W

Design Power Budget: Not Specified

Power Budget Margin: N/A
Junction Temperature: 25.3°C

Thermal Margin: 74.7°C (14.9 W)

Effective &JA: 5.0°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Medium

Launch Power Constraint Advisor to find and fix

invalid switching activity





#### **SEQUENCE DETECTOR MEALY**

### **Verilog Code:**

```
module Sequence_Mealy (clk, rst, in, y);
parameter S0 = 2'b00;
parameter S1 = 2'b01;
parameter S2 = 2'b10;
parameter S3 = 2'b11;
input clk, rst, in;
output reg y;
reg [1:0] cs, ns;
                    // Next State Logic
always @(*) begin
  case (cs)
    S0: if (in)
        ns = S1;
      else
        ns = S0;
    S1: if (in)
        ns = S2;
      else
        ns = S1;
    S2: if (in)
        ns = S3;
      else
        ns = S2;
    S3: if (in)
        ns = S1;
      else
        ns = S0;
  endcase
end
                        // Memory State
always @(posedge clk or posedge rst) begin
    cs \le S0;
  else
    cs \le ns;
end
                       // Output Logic
always @(*) begin
  if ((cs == S2) \&\& (in == 1))
    y = 1;
  else
    y = 0;
end endmodule
```

#### **Testbench Code:**

```
module Sequence_Mealy_tb ();
parameter S0 = 2'b00;
parameter S1 = 2'b01;
parameter S2 = 2'b10;
parameter S3 = 2'b11:
reg clk, rst, in;
wire y;
Sequence_Mealy #(S0, S1, S2, S3) DUT(clk, rst, in, y);
integer counter = 0;
initial begin
  clk = 0;
  forever
    #25 \text{ clk} = \sim \text{clk};
end
initial begin
  rst = 1; in = 0;
  repeat (2) @(negedge clk); // Delay for 2 Clock Cycles
  rst = 0;
  repeat (100) begin
    @(negedge clk);
    in = \$random;
    if (in == 1)
      counter = counter + 1;
  end
  $stop;
end
always @(y) begin
  if (y) begin
    if ((counter \% 3 = 0 \&\& y! = 1) || (counter \% 3! = 0 \&\& y = 0)) begin
      $display("The FSM Design is Wrong!");
      $stop;
    end
  end
end
initial
monitor("time = \%0t, clk = \%b, rst = \%b, in = \%b, y = \%b, Counter = \%b",
                                                                       $time, clk, rst, in, y, counter);
endmodule
```

### Do File for (Sequence\_Mealy) Question 4

vlib work
vlog Sequence\_Mealy.v Sequence\_Mealy\_tb.v
vsim — voptargs = +acc work. Sequence\_Mealy\_tb
add wave \*
run — all

### Waveform:







### **Constraint File:**

```
## Clock signal
set property - dict { PACKAGE PIN W5 IOSTANDARD LVCMOS33 } [get ports clk]
create_clock — add — name sys_clk_pin — period 10.00 — waveform {0 5} [get_ports clk]
## Switches
set_property - dict { PACKAGE_PIN V17 IOSTANDARD LVCMOS33 } [get_ports {in}]
## LEDs
set_property - dict { PACKAGE_PIN U16 IOSTANDARD LVCMOS33 } [get_ports {y}]
##Buttons
set_property - dict { PACKAGE_PIN U18 | IOSTANDARD LVCMOS33 } [get_ports rst]
## Configuration options, can be used for all designs
set_property CONFIG_VOLTAGE 3.3 [current_design]
set_property CFGBVS VCCO [current_design]
## SPI configuration mode options for QSPI boot, can be used for all designs
set_property BITSTREAM. GENERAL. COMPRESS TRUE [current_design]
set_property BITSTREAM. CONFIG. CONFIGRATE 33 [current_design]
set_property CONFIG_MODE SPIx4 [current_design]
```

### **Schematic after the Elaboration:**



### **Schematic after the Synthesis:**



## **Utilization Report:**

#### Summary

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 3           | 20800     | 0.01          |
| FF       | 2           | 41600     | 0.00          |
| IO       | 4           | 106       | 3.77          |



# **Device after implementation:**



### **Successful Bitstream Generation:**



#### Summary

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 0.063 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 25.3°C

Thermal Margin: 74.7°C (14.9 W)

Effective 9JA: 5.0°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Medium

Launch Power Constraint Advisor to find and fix

invalid switching activity







### **Verilog Code:**

```
module ALSU (A, B, opcode, cin, serial_in, direction, red_op_A, red_op_B, bypass_A, bypass_B, clk, rst, out, leds);
parameter INPUT_PRIORITY = "A";
parameter FULL_ADDER = "ON";
input clk, rst, cin, serial_in, red_op_A, red_op_B, bypass_A, bypass_B, direction;
input [2:0] A, B, opcode;
output reg [15:0] leds;
output reg [5:0] out;
reg [2:0] A_FF, B_FF, opcode_FF;
reg cin_FF, serial_in_FF, red_op_A_FF, red_op_B_FF, bypass_A_FF, bypass_B_FF, direction_FF;
wire invalid_red_op, invalid_opcode, invalid;
assign invalid_red_op = (red_op_A_FF | red_op_B_FF) & (opcode_FF[1] | opcode_FF[2]);
assign invalid_opcode = opcode_FF[1] & opcode_FF[2];
assign invalid = invalid_red_op | invalid_opcode;
wire [5:0] multi_out;
wire [3:0] adder_out;
generate
 if (FULL_ADDER == "ON")
    c_addsub_0 Adder (
    .A(A_FF), // input wire [2:0] A
                // input wire [2 : 0] B
    .B(B_FF),
    .C_IN(cin_FF), // input wire C_IN
    .S(adder_out) // output wire [3 : 0] S
  else if (FULL_ADDER == "OFF")
    c_addsub_0 Adder (
    A(A_FF), // input wire [2:0] A
               // input wire [2 : 0] B
    .B(B_FF),
    .C_IN(0), // input wire C_IN
    .S(adder_out) // output wire [3 : 0] S
    );
endgenerate
mult_gen_0 Multiplier (
 .A(A_FF), // input wire [2:0] A
 .B(B_FF), // input wire [2:0] B
 .P(multi_out) // output wire [5: 0] P
```

```
always @(posedge clk or posedge rst) begin
     if (rst) begin
           A_FF \le 0; B_FF \le 0; opcodeFF \le 0; Cin_FF \le 0; Ci
           red_op_B_FF <= 0; bypass_A_FF <= 0; bypass_B_FF <= 0; direction_FF <= 0;
     end begin
           A_FF <= A; B_FF <= B; opcode_FF <= opcode; cin_FF <= cin; serial_in_FF <= serial_in; red_op_A_FF
                                         \leq red_op_A;
           red_op_B_FF <= red_op_B; bypass_A_FF <= bypass_B; direction_FF <
                                         = direction;
     end
end
always @(posedge clk or posedge rst) begin
     if (rst) begin
           leds \leq 0;
     end else begin
          if (invalid)
               leds = \sim leds;
           leds \leq 0;
     end
end
always @(posedge clk or posedge rst) begin
     if (rst) begin
           out \leq 0;
      end
     else begin
          if (bypass_A_FF && bypass_B_FF)
                out <= (INPUT_PRIORITY == "A")? A_FF: B_FF;
           else if (bypass_A_FF)
                out \leq A_FF;
           else if (bypass_B_FF)
               out \leq B_FF;
           else begin
               if (invalid) begin
                     out \leq 0;
               end else begin
                     case (opcode_FF)
                           3'h0: begin
                               if (red_op_A_FF && red_op_B_FF)
                                     out <= (INPUT_PRIORITY == "A")? &A_FF: &B_FF;
                                else if (red_op_A_FF)
                                     out <= &A_FF;
                                else if (red_op_B_FF)
                                     out <= &B_FF;
                               else
                                     out \leq A_FF & B_FF;
                           end
```

```
3'h1: begin
           if (red_op_A_FF && red_op_B_FF)
              out <= (INPUT_PRIORITY == "A")? ^A_FF: ^B_FF;
           else if (red_op_A_FF)
             out \leq ^A_FF;
           else if (red_op_B_FF)
             out \leq ^B_FF;
           else
              out <= A_FF ^ B_FF;
         end
         3'h2: out <= adder_out;
         3'h3: out <= multi_out;
         3'h4: begin
           if (direction_FF)
             out <= {out[4:0], serial_in_FF};</pre>
           else
              out <= {serial_in_FF, out[5:1]};</pre>
         end
         3'h5: begin
           if (direction_FF)
             out <= {out[4:0], out[5]};
           else
              out <= {out[0], out[5:1]};
         end
        endcase
     end
    end
 end
end
endmodule
```



#### **Constraint File:**

```
## Clock signal
set_property - dict {PACKAGE_PIN W5 IOSTANDARD LVCMOS33} [get_ports clk]
create_clock — period 10.000 — name sys_clk_pin — waveform {0.000 5.000} — add [get_ports clk]
## Switches
set_property - dict {PACKAGE PIN V17 IOSTANDARD LVCMOS33} [get_ports {opcode[0]}]
set_property - dict {PACKAGE_PIN V16 IOSTANDARD LVCMOS33} [get_ports {opcode[1]}]
set_property — dict {PACKAGE_PIN W16 IOSTANDARD LVCMOS33} [get_ports {opcode[2]}]
set_property - dict {PACKAGE_PIN W17 IOSTANDARD LVCMOS33} [get_ports {A[0]}]
set_property - dict {PACKAGE_PIN W15 IOSTANDARD LVCMOS33} [get_ports {A[1]}]
set_property - dict {PACKAGE_PIN V15 IOSTANDARD LVCMOS33} [get_ports {A[2]}]
set_property - dict {PACKAGE_PIN W14 IOSTANDARD LVCMOS33} [get_ports {B[0]}]
set property — dict {PACKAGE PIN W13 IOSTANDARD LVCMOS33} [get_ports {B[1]}]
set_property - dict {PACKAGE_PIN V2 IOSTANDARD LVCMOS33} [get_ports {B[2]}]
set_property - dict {PACKAGE_PIN T3 IOSTANDARD LVCMOS33} [get_ports cin]
set property — dict {PACKAGE PIN T2 IOSTANDARD LVCMOS33} [get ports red op A]
set_property - dict {PACKAGE_PIN R3 IOSTANDARD LVCMOS33} [get_ports red_op_B]
set_property — dict {PACKAGE_PIN W2 IOSTANDARD LVCMOS33} [get_ports bypass_A]
set property — dict {PACKAGE PIN U1 IOSTANDARD LVCMOS33} [get ports bypass B]
set_property - dict {PACKAGE_PIN T1 IOSTANDARD LVCMOS33} [get_ports direction]
set_property — dict {PACKAGE_PIN R2 IOSTANDARD LVCMOS33} [get_ports serial_in]
## LEDs
set_property - dict {PACKAGE_PIN U16 IOSTANDARD LVCMOS33} [get_ports {leds[0]}]
set_property — dict {PACKAGE_PIN E19 IOSTANDARD LVCMOS33} [get_ports {leds[1]}]
set_property - dict {PACKAGE_PIN U19 IOSTANDARD LVCMOS33} [get_ports {leds[2]}]
set property — dict {PACKAGE PIN V19 IOSTANDARD LVCMOS33} [get ports {leds[3]}]
set_property - dict {PACKAGE_PIN W18 IOSTANDARD LVCMOS33} [get_ports {leds[4]}]
set_property - dict {PACKAGE_PIN U15 IOSTANDARD LVCMOS33} [get_ports {leds[5]}]
set_property - dict {PACKAGE_PIN U14 IOSTANDARD LVCMOS33} [get_ports {leds[6]}]
set_property - dict {PACKAGE_PIN V14 IOSTANDARD LVCMOS33} [get_ports {leds[7]}]
set_property - dict {PACKAGE_PIN V13 IOSTANDARD LVCMOS33} [get_ports {leds[8]}]
set_property - dict {PACKAGE_PIN V3 IOSTANDARD LVCMOS33} [get_ports {leds[9]}]
set_property - dict {PACKAGE_PIN W3 IOSTANDARD LVCMOS33} [get_ports {leds[10]}]
set_property - dict {PACKAGE_PIN U3 IOSTANDARD LVCMOS33} [get_ports {leds[11]}]
set_property - dict {PACKAGE_PIN P3 IOSTANDARD LVCMOS33} [get_ports {leds[12]}]
set_property — dict {PACKAGE_PIN N3 IOSTANDARD LVCMOS33} [get_ports {leds[13]}]
set_property - dict {PACKAGE_PIN P1 IOSTANDARD LVCMOS33} [get_ports {leds[14]}]
set_property - dict {PACKAGE_PIN L1 IOSTANDARD LVCMOS33} [get_ports {leds[15]}]
##Buttons
set_property - dict {PACKAGE_PIN U18 IOSTANDARD LVCMOS33} [get_ports rst]
## Configuration options, can be used for all designs
set_property CONFIG_VOLTAGE 3.3 [current_design]
set_property CFGBVS VCCO [current_design]
## SPI configuration mode options for QSPI boot, can be used for all designs
set_property BITSTREAM. GENERAL. COMPRESS TRUE [current_design]
set_property BITSTREAM. CONFIG. CONFIGRATE 33 [current_design]
set_property CONFIG_MODE SPIx4 [current_design]
```



### **Schematic after the Elaboration:**



## **Schematic after the Synthesis:**



## **Utilization Report:**

#### Summary



## **Device after implementation:**



### **Successful Bitstream Generation:**



