# System Verilog

# Data Types & Constrained Random

# Assignment 2

By: Magdy Ahmed Abbas Abdelhamid



DYNAMIC ARRAYS

# Data Types & Constrained Random Assignment

The purpose of this assignment is to:

- Practice creating dynamic arrays, associative arrays, and queues
- Practice using \$random & constrained randomization
- 1) Write a module to test dynamic array data type and its predefined methods. Run Questasim to make sure the display statements are working as expected.
  - declare two dynamic arrays dyn\_arr1, dyn\_arr2 of type int
  - initialize dyn\_arr2 array elements with (9,1,8,3,4,4)
  - allocate six elements in array dyn\_arr1
  - initialize array dyn\_arr1 with index as its value
  - display dyn\_arr1 and its size
    - Expected output: (0,1,2,3,4,5), 6
  - delete array dyn\_arr1
  - reverse, sort, reverse sort and shuffle the array dyn\_arr2 and display dyn\_arr2 after using each method (refer to slide 71 in the notes)
    - Expected output: (4,4,3,8,1,9), (1,3,4,4,8,9), (9,8,4,4,3,1), <shuffled\_array>

#### **DYNAMIC ARRAYS TESTBENCH**

```
module dynamic_array;
int dyn_arr1[];
int dyn_arr2[] = {}^{\prime}{9,1,8,3,4,4};
initial begin
  dyn_arr1 = new[6];
  foreach (dyn_arr1[i]) begin
    dyn_arr1[i] = i;
  end
  display("dyn_arr1 = \%0p, and its size = \%0d", dyn_arr1, size(dyn_arr1));
  dyn_arr1.delete();
  dyn_arr2.reverse();
  $display("dyn_arr2 = %0p After Reverse", dyn_arr2);
  dyn_arr2.sort();
  $display("dyn_arr2 = %0p After Sort", dyn_arr2);
  dyn_arr2.rsort();
  $display("dyn_arr2 = %0p After Reverse Sort", dyn_arr2);
  dyn_arr2.shuffle();
  $display("dyn_arr2 = %0p After Shuffle", dyn_arr2);
  $stop;
end
endmodule
```

```
# dyn_arr1 = 0 1 2 3 4 5, and its size = 6
# dyn_arr2 = 4 4 3 8 1 9 After Reverse
# dyn_arr2 = 1 3 4 4 8 9 After Sort
# dyn_arr2 = 9 8 4 4 3 1 After Reverse Sort
# dyn_arr2 = 8 1 4 3 9 4 After Shuffle
```





- 2) Write a module to test queue data type and its predefined methods. Run Questasim to make sure the display statements are working as expected.
  - Declare int j and a queue q of type int
  - initialize int j as 1 and queue q as (0, 2, 5)
  - insert int j at index 1 in queue q and display q
  - delete index 1 element from queue q and display q
  - push an element (7) in the front in queue q and display q
  - push an element (9) at the back in queue q and display q
  - pop an element from back of queue q into j, display q, and j
  - pop an element from front of queue q into j, display q, and j
  - reverse, sort, reverse sort and shuffle the queue and display q after using each method

#### **QUEUE TESTBENCH**

```
module queue;
int j = 1;
int q[\$] = \{0,2,5\};
initial begin
                 q.insert(1,j);
                 \frac{\text{display}(\text{"The Queue} = \%0p", q);}{/} = (0,1,2,5)
                 q. delete(1);
                 \frac{\text{display}(\text{"The Queue} = \%0p", q);}{q} = (0,2,5)
                 g.push front(7);
                 \frac{\text{display}(\text{"The Queue} = \%0p", q);}{q} = (7,0,2,5)
                 q.push back(9);
                \frac{\text{display}(\text{"The Queue} = \%0p", q);}{q = (7,0,2,5,9)}
                 j = q.pop_back();
                \frac{1}{q} = \frac{0}{q} = \frac{0}
                 j = q.pop_front();
                \frac{q}{q} = \frac{q}
                 q.reverse();
                \frac{\text{display}(\text{"The Queue} = \%0p After Reverse", q);}{// q = (5,2,0)}
                 q.sort();
                \frac{\text{Sdisplay}(\text{"The Queue} = \%0p After Sort", q);}{// q = (0,2,5)}
                 q.rsort();
                \frac{1}{q} = \frac{90}{10} $\text{display("The Queue} = \\\\00000 \text{p After Reverse Sort", q); // q = (5,2,0)
                q. shuffle();
                \frac{\text{Sdisplay}(\text{"The Queue} = \%0p After Shuffle", q); // q = Random like (2,0,5)}{\text{The Queue}}
                 $stop:
 end
endmodule
```

```
# The Queue = 0 1 2 5
# The Queue = 0 2 5
# The Queue = 7 0 2 5
# The Queue = 7 0 2 5 9
# The Queue = 7 0 2 5 $ j = 9
# The Queue = 0 2 5 $ j = 7
# The Queue = 5 2 0 After Reverse
# The Queue = 0 2 5 After Sort
# The Queue = 5 2 0 After Reverse Sort
# The Queue = 5 2 0 After Sort
```





3) The design to be tested is a synchronous single-port 8-bit x64K (512kBit) RAM. The RAM will read on the positive edge of the clock when input read =1 and write on the positive edge of the clock when input write = 1. Write enable signal has a higher priority than the read enable signal and both write and read data from the RAM is not allowed at the same time. Even parity will be calculated on data written to the RAM and placed in the 9<sup>th</sup> bit of the memory. The partially completed memory model is below (add the memory declaration)

```
module my_mem(
                input clk,
                input write,
                input read,
                input [7:0] data_in,
                input [15:0] address,
                output reg [7:0] data_out
);
 // Declare a 9-bit associative array using the logic data type & the key of int datatype
 <Put your declaration here>
 always @(posedge clk) begin
   if (write)
    mem_array[address] = {~^data_in, data_in};
   else if (read)
    data_out = mem_array[address];
 end
endmodule
```

#### Your testbench will:

- Perform 100 writes of random data to random addresses followed by 100 reads to the same addresses in reverse order. To do this:
  - Use a local parameter TESTS with the value 100 to define the size of the following dynamic arrays
  - b. Create a dynamic array of addresses called address\_array
  - c. Create a dynamic array of data in for the RAM called data to write array
  - d. Create an associative array of data expected to be read indexed by the address read called data\_read\_expect\_assoc
  - e. Create a queue of data read called data\_read\_queue
  - f. Create a task called stimulus\_gen that will prepare the data to be written as well as the address using a for loop for the dynamic arrays.
  - g. Create a task called "golden\_model" that will fill the associative array by looping and filling the associative array with the expected values.
  - h. Drive the DUT with data to be written
  - i. Drive the data to read out the data, make your test-bench self-checking by calling a checking task that will compare the data read with the data\_read\_expect\_assoc array. Maintain an error counter. Store the data read in the queue data\_read\_queue.
- At the end of the test, print out the data read stored in the data\_read\_queue using while loop and pop\_front method (search online how to do it). Also, print out the error and correct counter.



### **System Verilog Design Code:**

```
module RAM(
  input clk,
  input write,
  input read,
  input [7:0] data_in,
  // First Bug is that Address must be 19 Bits Not 16 Bits only to cover all memory locations "512 Kbit"
  input [18: 0] address,
  // Add extra bit for parity
  output reg [8:0] data_out
// RAM memory declaration as associative array
logic [8: 0] mem_array [bit [18: 0]];
always @(posedge clk) begin
  if (write)
    // Second Bug is that Even Parity is the XOR(^{\land}) of data not XNOR(^{\land})
    mem_array[address] = {^data_in, data_in};
  else if (read)
    data_out = mem_array[address];
end
endmodule
```

#### Do File for (RAM) Question 3

```
vlib work
vlog RAM. sv RAM_tb. sv + cover — covercells
vsim — voptargs = +acc work. RAM_tb — cover
add wave *
coverage save RAM_tb. ucdb — onexit — du work. RAM
run — all
# quit — sim
# vcover report RAM_tb. ucdb — details — annotate — all — output RAM_Coverage_Rpt. txt
```

#### RAM TESTBENCH

```
module RAM tb:
// Input and Output Declaration
logic clk, write, read; // Input
logic [7: 0] data_in; // Input
logic [18: 0] address; // Input
logic [8: 0] data_out; // Output
// Size of the Two Dynamic Arrays
localparam TESTS = 100;
// Error & Correct Counters
integer error_counter, correct_counter;
// Dynamic Arrays Declarations
bit [18: 0] address_array[]; // To Store Address
bit [7: 0] data_to_write_array[]; // Store the Data That will be Written in RAM
// Associative Array Declaration
bit [8:0] data_read_expect_assoc[bit [18:0]]; // Store The Expected Read Data indexed by Read Address
// Queue Declaration
bit [8: 0] data_read_queue[$]; // Store Data Read From the RAM
// Design Module Instantiation
RAM DUT(.*);
// Clock Generation
initial begin
  clk = 0;
  forever
    #1 \text{ clk} = \sim \text{clk}; // \text{ CLK Period} = 2 \text{ ns}
// Initial Values for Inputs & Main Block Operations
initial begin
  address_array = new[TESTS];
  data_to_write_array = new[TESTS];
  // Initialize all Counters & Inputs to ZERO
  error counter = 0;
  correct\_counter = 0;
  read = 0:
  write = 0;
  address = 0;
  data_in = 0;
  // Delay 1 Clock Cycles for Toggling from (0 -> 1)
  repeat(1) @(negedge clk);
  stimulus_gen();
  golden model();
  // 100 Write Operations
  write = 1;
  for (int i = 0; i < TESTS; i + +) begin
    @(negedge clk);
    address = address_array[i];
    data_in = data_to_write_array[i];
  end
```

```
// Delay 1 Clock Cycles to Allow final Data to be Written in RAM
  repeat(1) @(negedge clk);
  // 100 Read Operations
  write = 0;
  read = 1:
  address_array.reverse();
  for (int i = 0; i < TESTS; i + +) begin
    @(negedge clk):
    address = address_array[i];
    check_result(address);
    data read queue.insert(i, data out);
  $display("Data Read From The Queue");
  while (data_read_queue.size())
    $display("At %0t ns: Data Read From Queue %0d", $time, data_read_queue.pop_front());
  read = 0; // To Achieve Toggling for Read Signal From 1 \rightarrow 0
  repeat(2) @(negedge clk);
  $display("%0t: At End of test error counter = %0d and
                              correct counter = %0d", $time, error_counter, correct_counter);
  $stop;
end
task stimulus_gen();
  for (int i = 0; i < TESTS; i + +) begin
    address_array[i] = $random;
    data_to_write_array[i] = $random;
  end
endtask
task golden_model();
  for (int i = 0; i < TESTS; i + +)
    data_read_expect_assoc[address_array[i]]
             = {^data_to_write_array[i], data_to_write_array[i]};
endtask
task check_result(input bit [18:0] Expected_Address);
  @(negedge clk):
  if (data_read_expect_assoc.exists(Expected_Address)) begin
    if (data_out! == data_read_expect_assoc[Expected_Address]) begin
      $display("%0t: Error: For Read Data %0h should be equal to %0h but it is not equal",
                  $time, data_out, data_read_expect_assoc[address_array[Expected_Address]]);
      error_counter + +;
    end
    else
      correct_counter + +;
  end
endtask
endmodule
```









# At 604 ns: Data Read From Oueue 270 # At 604 ns: Data Read From Queue 298 604 ns: Data Read From Queue 68 At 604 ns: Data Read From Queue 479 At 604 ns: Data Read From Queue 101 Δ÷ 604 ns: Data Read From Oueue 237 At 604 ns: Data Read From Oueue 90 At 604 ns: Data Read From Oueue 459 At 604 ns: Data Read From Queue 68 604 ns: Data Read From Queue 604 ns: Data Read From Queue # Data Read From The Queue At 163 At 604 ns: Data Read From Queue 417 At 604 ns: Data Read From Queue 294 At 604 ns: Data Read From Queue 353 At 604 ns: Data Read From Queue 156 604 ns: Data Read From Queue 377 At 604 ns: Data Read From Oueue 390 At 604 ns: Data Read From Oueue 298 604 ns: Data Read From Queue 219 At At 604 ns: Data Read From Queue 329 604 ns: Data Read From Queue 120 At. 604 ns: Data Read From Queue Δ÷ 604 ns: Data Read From Queue 476 At 604 ns: Data Read From Queue 467 **Z**\ + 604 ns: Data Read From Oueue 438 At 604 ns: Data Read From Queue 57 At 604 ns: Data Read From Queue 192 At 604 ns: Data Read From Queue 126 At. 604 ns: Data Read From Oueue 311 At 604 ns: Data Read From Oueue 317 604 ns: Data Read From Oueue 282 At At 604 ns: Data Read From Queue 456 604 ns: Data Read From Oueue 250 At At 604 ns: Data Read From Queue 12 At 604 ns: Data Read From Queue 442 604 ns: Data Read From Queue 337 604 ns: Data Read From Queue 368 At At 604 ns: Data Read From Queue 464 604 ns: Data Read From Queue 317 At At 604 ns: Data Read From Queue 393 604 ns: Data Read From Queue 390 At 604 ns: Data Read From Oueue 92 At 604 ns: Data Read From Queue 183 # At 604 ns: Data Read From Queue 83 604 ns: Data Read From Queue 297 # At 604 ns: Data Read From Queue 275 604 ns: Data Read From Queue 284 # At 604 ns: Data Read From Queue 399 # At 604 ns: Data Read From Queue 413 604 ns: Data Read From Queue 46 At 604 ns: Data Read From Queue 332 # Αt 604 ns: Data Read From Queue 288 604 ns: Data Read From Queue At 45 604 ns: Data Read From Queue 473 # At At 604 ns: Data Read From Queue 604 ns: Data Read From Queue 136 At At 604 ns: Data Read From Queue 277 # At 604 ns: Data Read From Queue 101 At 604 ns: Data Read From Queue 105 At 604 ns: Data Read From Queue 58 # At 604 ns: Data Read From Queue **Z**\ + 604 ns: Data Read From Queue 260 At 604 ns: Data Read From Oueue 335 # At 604 ns: Data Read From Oueue 197 Δ÷ 604 ns: Data Read From Oueue 149 At 604 ns: Data Read From Oueue 113 # At 604 ns: Data Read From Queue 462 At 604 ns: Data Read From Oueue 202 At 604 ns: Data Read From Queue At 604 ns: Data Read From Queue 298 # At 604 ns: Data Read From Oueue 365 At 604 ns: Data Read From Queue 430 # At 604 ns: Data Read From Queue 119 At 604 ns: Data Read From Queue At 604 ns: Data Read From Oueue 77 Αt 604 ns: Data Read From Queue 438 604 ns: Data Read From Queue 393 # At 604 ns: Data Read From Queue 604 ns: Data Read From Oueue 89 At At # At 604 ns: Data Read From Queue 396 604 ns: Data Read From Queue 147 At At 604 ns: Data Read From Queue 216 604 ns: Data Read From At 604 ns: Data Read From Queue 394 # At 604 ns: Data Read From Queue 604 ns: Data Read From Queue 184 At 269 At 604 ns: Data Read From Queue 60 4 604 ns: Data Read From Queue 312 Αt 604 ns: Data Read From Queue 18 604 ns: Data Read From Queue 10 At 604 ns: Data Read From Oueue 10 At 604 ns: Data Read From Queue 604 ns: Data Read From Queue 78 # At 604 ns: Data Read From Queue 207 # At 604 ns: Data Read From Queue 99 604 ns: Data Read From Queue 195 # At 604 ns: Data Read From Queue 430 # At 604 ns: Data Read From Queue 129 604 ns: Data Read From Queue 154 # At 604 ns: Data Read From Queue 469 # 608: At End of test error counter = 0 and correct counter = 100

## CODE COVERAGE

| <b>≡</b> RA | M_Coverage_Rpt.txt | :               |                |           |         |                 |       |
|-------------|--------------------|-----------------|----------------|-----------|---------|-----------------|-------|
| 1           | Coverage Repo      | rt by instance  | with details   |           |         |                 |       |
| 2           |                    |                 |                |           |         |                 |       |
| 3           | ========           | =========       |                |           |         | ==========      | ===== |
| 4           |                    | /\RAM_tb#DUT    |                |           |         |                 |       |
| 5           | === Design Un      |                 |                |           |         |                 |       |
| 6<br>7      | Branch Covera      |                 |                | =======   | ======= | =========       | ===== |
| 8           | Enabled C          |                 | Bins           | Hits      | Misses  | Coverage        |       |
| 9           |                    |                 |                |           |         |                 |       |
| 10          | Branches           |                 | 3              | 3         | 0       | 100.00%         |       |
| 11          |                    |                 |                |           |         |                 |       |
| 12          | =========          | =========       | ====Branch De  | tails==== |         | =========       | ===   |
| 13          |                    |                 |                |           |         |                 |       |
| 14          | Branch Covera      | ge for instance | /\RAM_tb#DUT   |           |         |                 |       |
| 15          |                    |                 |                |           |         |                 |       |
| 16          | Line               | Item            |                | Count     | Source  |                 |       |
| 17          |                    |                 |                |           |         |                 |       |
| 18          | File RAM.sv        |                 |                |           |         |                 |       |
| 19          |                    |                 | IF Br          | anch      |         |                 |       |
| 20          | 16                 |                 |                | 304       |         | coming in to IF |       |
| 21          | 16                 | 1               |                | 101       | if      | (write)         |       |
| 22          |                    |                 |                |           |         |                 |       |
| 23          | 19                 | 1               |                | 200       | el      | se if (read)    |       |
| 24          |                    |                 |                | 3         | A11 C-  | lse Count       |       |
| 25<br>26    | Pronch totale      | : 3 hits of 3 b | manches - 100  | 3         | All Fa  | ise count       |       |
| 26          | Branch totals      | . 3 NILS OF 3 D | oranches = 100 | .00%      |         |                 |       |
| 28          |                    |                 |                |           |         |                 |       |
| 29          | Statement Cov      | erage:          |                |           |         |                 |       |
| 30          | Enabled C          |                 | Bins           | Hits      | Misses  | Coverage        |       |
| 31          |                    |                 |                |           |         |                 |       |
| 32          | Statement          |                 | 3              | 3         | 0       | 100.00%         |       |
| 33          |                    |                 |                |           |         |                 |       |
|             |                    |                 |                |           |         |                 |       |

```
-----Statement Details------
35
36
       Statement Coverage for instance /\RAM tb#DUT --
                            Item
                                                           Count
                                                                        Source
39
40
41
         File RAM.sv
                                                                        module RAM(
42
43
44
45
46
                                                                             input clk,
                                                                             input write,
47
48
49
                                                                             input read,
                                                                             input [7:0] data_in,
           5
50
51
52
53
54
                                                                             // First Bug is that Address must be 19 Bits Not 16 Bits only to cover all memory locations "512 Kbit"
                                                                             input [18:0] address,
55
56
57
58
59
60
61
62
63
64
65
66
67
68
                                                                             // Add extra bit for parity
                                                                             output reg [8:0] data_out
           11
           12
                                                                        // RAM memory declaration as associative array
                                                                        logic [8:0] mem_array [bit [18:0]] ;
           14
69
70
71
72
73
74
75
76
77
78
79
80
                                                              304
                                                                        always @(posedge clk) begin
                                                                             if (write)
           16
                                                                                  // Second Bug is that Even Parity is the XOR(\mbox{\ensuremath{^{^{\hspace{-0.5cm} \text{P}}}}}\xspace of data not XNOR(\mbox{\ensuremath{^{^{\hspace{-0.5cm} \text{P}}}}}\xspace)
                                                                                  mem_array[address] = {^data_in, data_in};
                                                              101
           18
                                                                             else if (read)
                                                                                  data_out = mem_array[address];
           20
```

```
81
82
      Toggle Coverage:
83
         Enabled Coverage
                                     Bins
                                              Hits
                                                      Misses Coverage
84
85
         Toggles
                                       78
                                                78
                                                              100.00%
                                                          0
86
     -----Toggle Details------
87
ጸጸ
89
     Toggle Coverage for instance /\RAM_tb#DUT --
90
91
                                                                     0L->1H "Coverage"
                                                Node
                                                         1H->0L
92
93
                                        address[0-18]
                                                             1
                                                                         1
                                                                                100.00
                                                 clk
                                                                                100.00
94
                                                              1
                                                                         1
                                         data in[0-7]
95
                                                              1
                                                                         1
                                                                                100.00
96
                                        data_out[8-0]
                                                                                100.00
                                                              1
                                                                         1
97
                                                              1
                                                                         1
                                                                                100.00
                                                read
98
                                               write
                                                              1
                                                                                100.00
99
100
      Total Node Count
                                  39
     Toggled Node Count
101
                                  39
     Untoggled Node Count =
102
                                   0
103
104
                              100.00% (78 of 78 bins)
     Toggle Coverage
105
106
     Total Coverage By Instance (filtered view): 100.00%
107
108
109
```





4) We will test the same ALU given in assignment 1 but using randomization and typedef enum.

#### Follow the following steps:

- Create typedef enum for the opcode at the top of the file before the class or the module
- Create a class to randomize all ALU inputs
  - Constraint the reset to be low most of the time
  - Use the typedef enum for the opcode variable
- Create the testbench module
  - Use the typedef enum for the opcode variable
  - o Your testbench will use constrained randomization to drive the stimulus
  - Make the testbench self-checking
  - Monitor the output to display errors if occurred
  - Use a do file to run the testbench
  - Generate a code coverage report (100% design code coverage is expected. Less than 100% must be justified.)

## **ALU RTL DESIGN**

### **Verilog Design Code:**

```
module ALU_4_bit (
  input clk,
  input reset,
  input [1:0] Opcode, // The opcode
  input signed [3:0] A,// Input data A in 2's complement
  input signed [3:0] B,// Input data B in 2's complement
  output reg signed [4:0] C // ALU output in 2's complement
 );
 reg signed [4:0] Alu_out; // ALU output in 2's complement
 localparam Add = 2'b00; // A + B localparam Sub = 2'b01; // A - B
 localparam Not_A = 2'b10; // ~A
 localparam ReductionOR_B = 2'b11; // |B
  // Do the operation
 always @(*) begin
   case (Opcode)
    Add: Alu out = A + B;
    Sub: Alu out = A - B:
    Not_A: Alu_out = \sim A;
    ReductionOR B: Alu out = |B|
    default: Alu_out = 5'b0;
   endcase
 end // always @ (*)
  // Register output C
 always @(posedge clk or posedge reset) begin
   if (reset)
    C \le 5'b0:
   else
     C <= Alu_out;
  end
endmodule
```

#### **ALU TESTBENCH**

```
typedef enum logic [1:0] {Add , Sub , Not_A , ReductionOR_B} opcode_e;
class ALU;
rand bit signed [3:0] a,b;
rand opcode_e opcode;
rand bit rst:
constraint c_rst \{ rst \, dist \{ 0 := 90, 1 := 10 \} ; \} 
constraint c_input { a dist{[-8:-1]:/50,[0:7]:/50};
                    b dist{[-8:-1]:/50, [0:7]:/50}; }
constraint c_opcode{opcode dist {Add := 50, Sub := 50, Not_A := 30,
                                  ReductionOR_B := 30 \}; \}
endclass
module ALU_tb;
// input and output declaration
logic clk, reset;
opcode_e Opcode;
logic signed [3:0] A, B;
logic signed [4:0] C;
// creation of object from class
ALU alu class;
//Module Instantiation
ALU_4_bit DUT(.*);
// clock declaration
initial begin
  clk = 0:
forever
  #1 clk = \sim clk; // clock period = 2 ns
end
initial begin
  // Check the Default Operation Where there is No Opcode & enum of time Logic 'x default'
  A = $random;
  B = $random;
  result_checking();
  alu_class = new();
  for(int i = 0; i < 100; i + +) begin
    @(negedge clk);
    assert(alu_class.randomize());
    A = alu_{class.a}
    B = alu_class.b;
    Opcode = alu_class.opcode;
    reset = alu class.rst;
```

```
result_checking();
    display(\%0t: For Inputs A = \%0d, B = \%0d, Opcode = \%0b,
                         rst = \%0b, Output C = \%0d", $time, A, B, Opcode, reset, C);
  end
  $stop;
end
task result_checking();
  logic signed [4:0] C_expected;
  @(negedge clk);
  if(reset)
    C_{\text{expected}} = 0;
  else begin
    case(Opcode)
      Add: C_{\text{expected}} = A + B;
      Sub: C_{\text{expected}} = A - B;
      Not_A: C_expected = \simA;
      ReductionOR_B: C_expected = |B|
      default : C_expected = 0;
    endcase
  end
  if(C! == C_expected) begin
    $display("Wrong ALU Design!");
    $stop;
  end
endtask
endmodule
```

#### Do File for (ALU) Question 4

```
vlib work
vlog alu. v ALU_tb. sv + cover — covercells
vsim — voptargs = +acc work. ALU_tb — cover
add wave *
coverage save ALU_tb. ucdb — onexit — du work. ALU_4_bit
run — all
# quit — sim
# vcover report ALU_tb. ucdb — details — annotate — all — output ALU_Coverage_Rpt. txtvlib work
```

## WAVEFORM



| Wave - Default =====                  |      |          |    |     |                     |     |    |    |      |          |     | - 7777777 | _    |      |          |     |                    |          |                  |      |                     |       |     |     |             |       | <u> +                                   </u> | X |
|---------------------------------------|------|----------|----|-----|---------------------|-----|----|----|------|----------|-----|-----------|------|------|----------|-----|--------------------|----------|------------------|------|---------------------|-------|-----|-----|-------------|-------|----------------------------------------------|---|
| <b>4</b> -                            | Msgs |          |    |     |                     |     |    |    |      |          |     |           |      |      |          |     |                    |          |                  |      |                     |       |     |     |             |       |                                              |   |
| <pre>/ALU_tb/dk</pre>                 | 1b1  | L        | ш  | T.  | $\overline{\Omega}$ | ותל | ďΛ | πh | Tur. | ות       | 1   | M         |      | ıфı  | M        | M   | TITE OF THE SECOND | L        | υυ               | и.   | $\overline{\Omega}$ | LU    |     | лh  |             | M     | hur                                          | _ |
|                                       | 1'b0 |          | _  | 丌   |                     | _   | _  | _  |      | ╙        | _   |           |      | _    | _        | ┚   |                    | <u> </u> | _                | _    |                     |       | ╄   | 朩   | $\neg \bot$ |       | 屽                                            |   |
| · · · · · · · · · · · · · · · · · · · | Add  | Add      | Re | Add |                     |     |    |    | ) St | v) dr    | )(  | Sub       |      | Redu |          | Sub | Not A              | ١        | Sub              | Add  |                     |       |     |     | Sut         | No.   | . Sub                                        |   |
|                                       |      | -8       | -2 | 1   | -6                  | 1   | 3  | (6 | ļίo  | <u> </u> | 5 ) | 6         |      |      | (-8      | -   | 4                  |          | ) -7             | -4   |                     | 7-1   | 5   | 2   | (-1         | (3    | 7-1                                          |   |
|                                       |      | (-2      | 2  | (-4 | (3                  | (-8 | 10 |    | (2   | ( 5      | Į.  | -8        | 0    | 2    | (3       |     | (6                 |          | ) <del>-</del> 8 | (-2  | (-8                 | 17    | -3  | (-5 | (2          | (0    | 14                                           |   |
|                                       | 5'd6 | <u> </u> | 11 | 10  | (-3                 | (-7 | (3 | 16 | -1   | -2       | 4   | 14        | 1,-4 | 11   | $\dashv$ | 10  | (-5                | 11       | +                | _1-6 | (-1)                | 2 ] 6 | 1,2 | (0  | (-          | 3 (-4 | χο                                           |   |

| Wave - Default =====     |       |     |     |             |      |        |    |     |      |      |     |    | <u>+</u> |
|--------------------------|-------|-----|-----|-------------|------|--------|----|-----|------|------|-----|----|----------|
| <b>4</b> -               | Msgs  | ;   |     |             |      |        |    |     |      |      |     |    |          |
| <pre>/ALU_tb/dk</pre>    | 1b1   |     |     |             |      |        |    |     |      |      |     |    |          |
| <pre>/ALU_tb/reset</pre> | 1b0   |     |     |             |      |        |    |     |      |      |     |    |          |
| /ALU_tb/Opcode           | Sub   | Sub | Re  | ductionOR B | (Sub | (Not A |    | Sub | (Add |      |     |    |          |
| <b>-</b> → /ALU_tb/A     | -4'd4 | -4  | (-2 | (-8         |      | (4     | -2 | .7  | (-4  |      | (-1 | 5  | (2       |
| <b>III</b> → /ALU_tb/B   | 4'd0  | 0   | (2  | (3          |      | (6     | -5 | (-8 | (-2  | (-8  | (7  | -3 | (-5      |
| _——— /ALU_tb/C           | -5'd4 | -4  |     | 1           | (o   | (-5    | (1 |     | ),-6 | (-12 | (6  | (2 | (0       |
|                          |       |     |     |             |      |        |    |     |      |      |     |    |          |

```
\# 194: For Inputs A = -1, B = -3, Opcode = 1, rst = 0, Output C = 2
                                                                                # 198: For Inputs A = -3, B = 5, Opcode = 0, rst = 0, Output C = 2
# 202: For Inputs A = -4, B = -8, Opcode = 1, rst = 0, Output C = 4
                                                                                 # 206: For Inputs A = 1, B = -2, Opcode = 0, rst = 0,
                                                                                                                                              Output C
                                                                                  210: For Inputs A = -1, B
                                                                                                                = -6, Opcode = 1, rst = 0,
                                                                                                                                               Output
                                                                                  214: For Inputs A = 1, B = -4,
                                                                                                                      Opcode = 1, rst = 0,
# 6: For Inputs A = 0. B = 0. Opcode = 11. rst = 0. Output C = 0
                                                                                # 218: For Inputs A = -6, B = 4, Opcode = 0, rst = 1, Output C = 0
# 222: For Inputs A = 0, B = -6, Opcode = 11, rst = 0, Output C = 1
 10: For Inputs A = -3, B = -6, Opcode = 1, rst = 0, Output C = 3
14: For Inputs A = -7, B = 6, Opcode = 11, rst = 0, Output C = 1
                                                                                 # 226: For Inputs A = 3, B = -2, Opcode = 0, rst = 0, Output C
                                                                                                                                                        = 1
 18: For Inputs A = 1, B = 2, Opcode = 11, rst = 0,
                                                            Output C = 1
                                                                                 # 230: For Inputs A = -6, B = 0, Opcode = 0, rst = 0, Output C = -6
 22: For Inputs A = 1, B = 3, Opcode = 1, rst = 0, Output C = -2
                                                                                  234: For Inputs A = -4, B = -7, Opcode = 11, rst = 0, Output C = 1
 26: For Inputs A = 5, B = 5, Opcode = 1, rst = 0, Output C = 0
                                                                                  238: For Inputs A = 1, B = 1, Opcode = 0, rst = 1, Output C = 0
 30: For Inputs A = -6, B = -6, Opcode = 1, rst = 0, Output C = 0
                                                                                  242: For Inputs A = -6, B = 5, Opcode = 1, rst = 0, Output C = -11
      For Inputs A = -4, B = 7, Opcode = 10, rst = 0, Output C = 3
                                                                                 # 246: For Inputs A = -3, B = -5, Opcode = 10, rst = 0, Output C = 2
  38: For Inputs A = -7, B = -4, Opcode = 1, rst = 0,
                                                              Output C = -3
                                                                                 # 250: For Inputs A = -7, B = 2, Opcode = 0, rst = 1, Output C = 0
      For Inputs A = 6, B = -6, Opcode = 1, rst = 0, Output C = 12
  42:
                                                                                  254: For Inputs A = 6, B = -2, Opcode = 10, rst = 0, Output
  46: For Inputs A = -6, B = -6, Opcode = 0, rst = 0, Output C = -12
                                                                                 # 258: For Inputs A = 5, B = 5, Opcode = 0, rst = 0, Output C = 10
 50: For Inputs A = 1, B = 0, Opcode = 10, rst = 0, Output C = -2
                                                                                  262: For Inputs A = 7, B = -2,
                                                                                                                      Opcode = 1, rst = 0, Output C = 9
 54: For Inputs A = 6, B = -4, Opcode = 0, rst = 0, Output C = 2
                                                                                 # 266: For Inputs A = -8, B = 6, Opcode = 0, rst = 0,
                                                                                                                                              Output C = -2
 58: For Inputs A = -8, B = 6, Opcode = 0, rst = 0, Output C = -2
                                                                                # 270: For Inputs A = 4, B = -1, Opcode = 0, rst = 0,
                                                                                                                                              Output C = 3
  62: For Inputs A = -1, B = -1, Opcode = 11, rst = 0, Output C = 1
                                                                                # 274: For Inputs A = -6, B = 1, Opcode = 1, rst = 0,
                                                                                                                                              Output C
  66: For Inputs A = 7, B = 5, Opcode = 1, rst = 0, Output C = 2
                                                                                  278: For Inputs A = -7, B = 0, Opcode = 11, rst = 0, Output C
 70: For Inputs A = -5, B = 0, Opcode = 1, rst = 0, Output C = -5 74: For Inputs A = -6, B = 4, Opcode = 1, rst = 0, Output C = -10
                                                                                  282: For Inputs A = -3, B = -6,
                                                                                                                       Opcode = 0, rst = 1,
                                                                                                                                               Output C = 0
                                                                                # 286: For Inputs A = 4, B = -3, Opcode = 1, rst = 0, Output C = 7
# 290: For Inputs A = 5, B = -4, Opcode = 1, rst = 0, Output C = 9
 78: For Inputs A = -7, B = -5, Opcode = 0, rst = 0, Output C = -12
 82: For Inputs A = 1, B = -1, Opcode = 11, rst = 0, Output C = 1
                                                                                # 294: For Inputs A = 3, B = 3, Opcode = 1, rst = 0, Output C
                                                                                                                                                       = 0
 86: For Inputs A = -5, B = 3, Opcode = 11, rst = 1, Output C = 0
                                                                                  298: For Inputs A = 5, B = -7, Opcode = 0, rst = 0, Output C = -2
  90: For Inputs A = 0, B = -2, Opcode = 11, rst = 0, Output C = 1
                                                                                                                                               Output C = -10
                                                                                  302: For Inputs A = -8, B = -2,
                                                                                                                       Opcode = 0, rst = 0,
  94: For Inputs A = -7, B = -4, Opcode = 11, rst = 0, Output C = 1
                                                                                  306: For Inputs A = -2, B = 2, Opcode = 11, rst = 0, 310: For Inputs A = 1, B = -4, Opcode = 0, rst = 1,
                                                                                                                      Opcode = 11, rst = 0, Output C = 1
 98: For Inputs A = 7, B = 1, Opcode = 1, rst = 0, Output C = 6
                                                                                                                                              Output C = 0
 102: For Inputs A = -5, B = -6, Opcode = 0, rst = 0, Output C = -11 106: For Inputs A = 2, B = -7, Opcode = 10, rst = 0, Output C = -3
                                                                                # 314: For Inputs A = -6, B = 3, Opcode = 0, rst = 0, Output C
                                                                                                                                                        = -3
                                                                                  318: For Inputs A = 1, B = -8, Opcode = 0, rst = 0, Output C
 110: For Inputs A = 1, B = 0, Opcode = 0, rst = 0, Output C = 1
                                                                                  322: For Inputs A = 3, B = 0, Opcode = 0, rst = 0, Output C = 3
 114: For Inputs A = -2, B = -4, Opcode = 1, rst = 0, Output C = 2
                                                                                  326: For Inputs A = 6,
                                                                                                             B = 0, Opcode = 0, rst = 0,
                                                                                                                                             Output C = 6
  118: For Inputs A = 5, B = -6, Opcode = 10, rst = 0, Output C = -6
                                                                                # 330: For Inputs A = 0, B = 2, Opcode = 1, rst = 0,
                                                                                                                                             Output C = -2
  122: For Inputs A = -4, B = 6, Opcode = 0, rst = 0, Output C = 2
                                                                                # 334: For Inputs A = -5, B = 5, Opcode = 10, rst = 0, Output C = 4
 126: For Inputs A = 3, B = 3, Opcode = 1, rst = 0, Output C = 0
130: For Inputs A = -7, B = 3, Opcode = 1, rst = 0, Output C = -10
                                                                                  338: For Inputs A = 6, B = -8, Opcode = 1, rst = 0,
                                                                                                                                              Output C = 14
                                                                                  342: For Inputs A = -4, B = 0,
                                                                                                                      Opcode = 1, rst = 0,
                                                                                                                                              Output C
 134: For Inputs A = -5, B = -5, Opcode = 10, rst = 0, Output C = 4
                                                                                  346: For Inputs A = -2, B = 2,
                                                                                                                      Opcode = 11, rst = 0, Output
                                                                                                                                                          = 1
 138: For Inputs A = 5, B = -1, Opcode = 0, rst = 1, Output C = 0
142: For Inputs A = 5, B = -7, Opcode = 10, rst = 0, Output C = -6
                                                                                  350: For Inputs A = -8, B = 3, Opcode = 11, rst = 0,
                                                                                                                                               Output C = 1
                                                                                  354: For Inputs A = -8, B = 3, Opcode = 1, rst = 1, Output C
                                                                                                                                                        = 0
                                                                                  358: For Inputs A = 4, B = 6, Opcode = 10, rst = 0, Output C = -5
362: For Inputs A = -2, B = -5, Opcode = 10, rst = 0, Output C = 1
  146: For Inputs A = -3, B
                               = -2, Opcode = 10, rst = 0, Output C = 2
 150: For Inputs A = -8, B = -1, Opcode = 1, rst = 0, Output C = -7
 154: For Inputs A = -2,
                             B = 0, Opcode = 10, rst = 1,
                                                               Output C = 0
                                                                                        For Inputs A = -7, B = -8, Opcode = 1, rst = 0, Output C = 1
                                                                                  366:
 158: For Inputs A = 6, B = 0, Opcode = 1, rst = 0, Output C = 6
                                                                                  370: For Inputs A = -4, B = -2, Opcode = 0, rst = 0,
                                                                                                                                               Output C = -6
 162: For Inputs A = -1, B = -8, Opcode = 0, rst = 0, Output C = -9
                                                                                                                                               Output C = -12
                                                                                # 374: For Inputs A = -4, B = -8, Opcode = 0, rst = 0,
                                                                                # 378: For Inputs A = -1, B = 7, Opcode = 0, rst = 0, Output C = 6
 166: For Inputs A = -2, B = -5, Opcode = 1, rst = 0, Output C = 3
  170: For Inputs A = 2, B = -7, Opcode = 0, rst = 0, Output C = -5
                                                                                  382: For Inputs A = 5, B = -3, Opcode = 0, rst = 0, Output C
  174: For Inputs A = 1, B = -2, Opcode = 11, rst = 0, Output C = 1
                                                                                        For Inputs A = 2, B = -5, Opcode = 0, rst = 1,
                                                                                  386:
                                                                                                                                              Output C
 178: For Inputs A = 2, B = 4, Opcode = 1, rst = 0, Output C = -2
                                                                                  390: For Inputs A = -1, B = 2, Opcode = 1, rst = 0,
                                                                                                                                              Output C = -3
                                                                                # 394: For Inputs A = 3, B = 0, Opcode = 10, rst = 0, Output C = -4
# 398: For Inputs A = -1, B = 4, Opcode = 1, rst = 1, Output C = 0
# 402: For Inputs A = -2, B = -4, Opcode = 0, rst = 0, Output C = -6
 182: For Inputs A = 4, B = -4, Opcode = 0, rst = 0, Output C = 0 186: For Inputs A = -4, B = -5, Opcode = 0, rst = 0, Output C = -9
 190: For Inputs A = 5, B = -5, Opcode = 1, rst = 0, Output C = 10
```

#### **CODE COVERAGE**

```
■ ALU_Coverage_Rpt.txt

    Coverage Report by instance with details
 2
    ______
 3
 4
    === Instance: /\ALU_tb#DUT
 5
    === Design Unit: work.ALU 4 bit
 6
 7
    Branch Coverage:
 8
       Enabled Coverage
                               Bins
                                       Hits
                                              Misses Coverage
 9
10
       Branches
                                                     100.00%
11
12
    13
    Branch Coverage for instance /\ALU_tb#DUT
14
15
16
       Line
                  Item
                                       Count
                                               Source
17
      File alu.v
18
19
              -----CASE Branch-----
                                        101
20
       20
                                               Count coming in to CASE
                                                      Add: Alu_out = A + B;
21
       21
                    1
                                         36
22
                                                      Sub: Alu out = A - B;
23
       22
                                         35
24
25
       23
                                         14
                                                      Not_A: Alu_out = ~A;
                    1
26
                                                      ReductionOR_B: Alu_out = |B;
27
       24
                    1
                                         15
28
29
       25
                                                     default: Alu out = 5'b0;
30
    Branch totals: 5 hits of 5 branches = 100.00%
31
32
33
    -----IF Branch------
34
                                        184
                                               Count coming in to IF
       31
35
                                                    if (reset)
       31
                    1
                                         22
36
       33
                                                   else
37
                                        162
38
    Branch totals: 2 hits of 2 branches = 100.00%
39
40
41
42
    Statement Coverage:
43
       Enabled Coverage
                                Bins
                                        Hits
                                              Misses Coverage
44
45
       Statements
                                                  0 100.00%
```

```
47
      ------ Details-----
 48
      Statement Coverage for instance /\ALU_tb#DUT --
 49
 50
 51
          Line
                      Item
                                               Count
                                                         Source
 52
 53
        File alu.v
 54
                                                         module ALU_4_bit (
          1
 55
 56
          2
                                                            input clk,
 57
 58
                                                            input reset,
 59
 60
          4
                                                            input [1:0] Opcode, // The opcode
 61
 62
                                                            input signed [3:0] A, // Input data A in 2's complement
 63
 64
          6
                                                            input signed [3:0] B, // Input data B in 2's complement
 65
 66
          7
 67
 68
          8
                                                            output reg signed [4:0] C // ALU output in 2's complement
 69
 70
          9
                                                           );
 71
 72
          10
 73
 74
          11
                                                           reg signed [4:0] Alu_out; // ALU output in 2's complement
 75
 76
          12
 77
 78
          13
                                                           localparam Add = 2'b00;
                                                                                            // A + B
 79
                                                                                            // A - B
 80
          14
                                                           localparam Sub = 2'b01;
 81
 82
          15
                                                           localparam Not_A = 2'b10;
                                                                                            // ~A
 83
 84
          16
                                                           localparam ReductionOR_B = 2'b11; // |B
 85
 86
          17
 87
 88
          18
                                                           // Do the operation
 89
                                                 101
 90
          19
                         1
                                                           always @(*) begin
 91
 92
          20
                                                              case (Opcode)
 93
                                                                 Add: Alu_out = A + B;
 94
          21
                         1
                                                  36
 95
 96
          22
                         1
                                                  35
                                                                 Sub: Alu_out = A - B;
 97
 98
          23
                         1
                                                  14
                                                                 Not_A: Alu_out = ~A;
 99
100
                                                                 ReductionOR_B: Alu_out = |B;
          24
                         1
                                                  15
101
102
          25
                                                                default: Alu_out = 5'b0;
103
104
          26
                                                              endcase
105
106
          27
                                                           end // always @ (*)
107
```

```
// Register output C
110
         29
111
                                                         always @(posedge clk or posedge reset) begin
112
         30
                        1
                                               184
113
114
         31
                                                            if (reset)
115
                                                              C <= 5'b0;
116
117
                                                            else
118
         33
119
120
         34
                                               162
                                                              C <= Alu_out;</pre>
121
122
123
      Toggle Coverage:
124
         Enabled Coverage
                                     Bins
                                              Hits
                                                     Misses Coverage
125
126
         Toggles
                                       44
                                                44
                                                             100.00%
127
128
     129
130
     Toggle Coverage for instance /\ALU_tb#DUT --
131
                                                                                                  "Coverage"
132
                                                Node
                                                         1H->0L
                                                                    0L->1H
133
                                                                                                     100.00
134
                                              A[0-3]
                                        Alu_out[4-0]
135
                                                                                                     100.00
                                              B[0-3]
136
                                                                                                     100.00
                                                             1
                                              C[4-0]
137
                                                             1
                                                                        1
                                                                                                     100.00
138
                                         Opcode[0-1]
                                                             1
                                                                                                     100.00
139
                                                 clk
                                                                                                     100.00
140
                                               reset
                                                                                                     100.00
141
142
     Total Node Count
                                  22
143
     Toggled Node Count =
                                  22
144
     Untoggled Node Count =
145
146
                              100.00% (44 of 44 bins)
     Toggle Coverage
147
148
149
     Total Coverage By Instance (filtered view): 100.00%
150
151
```



