

By: Magdy Ahmed Abbas Abdelhamid





# **Assignment 5 - UVM**

This assignment is to practice writing a UVM testbench environment for the ALSU design. Check the notes and classwork codes uploaded on Google classroom to do the assignment. The ALSU design was shared in assignment 3. The assignment will be split into three parts. <u>Use a do file in the 3 parts (I have attached a do file for you to use and modify).</u> Don't forget to import uvm\_pkg and uvm\_macros in all files. Each class created will be in a separate file and in a package.

### Part #1:

In this part, you will create a top module that will start a UVM test. UVM test will build the UVM environment and then displays a message.

### Files to create:

- 1. top module
- alsu test
- alsu\_env

### Steps:

- Create top module where you will instantiate the DUT, interface, assign the interface to the DUT, generate the clock and in an initial block use the global task run\_test to run your uvm test environment (alsu\_test).
- 2. Create a class named alsu\_test in a separate file in a package, Inside the test class, you will build the environment component (alsu\_env) in the build\_phase. In the run phase, raise the objection to display a message "Inside the ALSU test" using `uvm\_info. Drop the objection after it. Don't forget to import the alsu\_env package.
- 3. Create a class named alsu\_env. No phases will be overridden in the environment.

### **Deliverables:**

1. Simulate the top module and make sure that the message is displayed. Take a screenshot to use it in your PDF.

# ALSU DESIGN

```
/ Author: Kareem Waseem
// Course: Digital Verification using SV & UVM
// Description: ALSU Design
module ALSU(A, B, cin, serial_in, red_op_A, red_op_B, opcode, bypass_A, bypass_B, clk, rst, direction, leds, out);
parameter INPUT PRIORITY = "A";
parameter FULL_ADDER = "ON";
input clk, rst, cin, red_op_A, red_op_B, bypass_A, bypass_B, direction, serial_in;
input [2: 0] opcode;
input signed [2:0] A, B;
output reg [15:0] leds;
output reg [5:0] out;
reg cin_reg, red_op_A_reg, red_op_B_reg, bypass_A_reg, bypass_B_reg, direction_reg, serial_in_reg;
reg [2: 0] opcode_reg, A_reg, B_reg;
wire invalid_red_op, invalid_opcode, invalid;
assign invalid red op = (red op A reg | red op B reg) & (opcode reg[1] | opcode reg[2]);
assign invalid_opcode = opcode_reg[1] & opcode_reg[2];
assign invalid = invalid_red_op | invalid_opcode;
always @(posedge clk or posedge rst) begin
if(rst) begin
  cin_reg \le 0;
  red_{op_Breg} \le 0;
  red_op_A_reg <= 0;
  bypass_B_reg \leq 0;
  bypass_A_reg \leq 0;
  direction_reg \le 0;
  serial_in_reg <= 0;
  opcode_reg \le 0;
  A_reg <= 0;
  B_{reg} \le 0;
 end else begin
  cin_reg <= cin;
  red_op_B_reg <= red_op_B;</pre>
  red op A reg <= red op A;
  bypass_B_reg <= bypass_B;
  bypass_A_reg <= bypass_A;
  direction_reg <= direction;</pre>
  serial_in_reg <= serial_in;</pre>
  opcode_reg <= opcode:
  A_{reg} \le A;
  B_reg \le B;
 end
end
```

```
always @(posedge clk or posedge rst) begin
 if(rst) begin
  leds \leq 0;
 end else begin
   if (invalid)
   leds <= ∼leds;
   else
    leds \leq 0:
 end
end
always @(posedge clk or posedge rst) begin
 if(rst) begin
  out \leq 0;
 end
 else begin
 if (invalid)
    out \leq 0:
  else if (bypass_A_reg && bypass_B_reg)
   out <= (INPUT_PRIORITY == "A")? A_reg: B_reg;
  else if (bypass_A_reg)
   out <= A_reg;
  else if (bypass_B_reg)
   out <= B_reg;
  else begin
    case (opcode)
     3'h0: begin
      if (red_op_A_reg && red_op_B_reg)
       out = (INPUT_PRIORITY == "A")? &A_reg: &B_reg;
      else if (red_op_A_reg)
       out <= &A_reg;
      else if (red_op_B_reg)
       out \leq &B_reg;
      else
       out <= A_reg & B_reg;
     end
     3'h1: begin
      if (red_op_A_reg && red_op_B_reg)
       out <= (INPUT_PRIORITY == "A")? |A_reg: |B_reg;
      else if (red_op_A_reg)
       out \leq |A reg;
      else if (red_op_B_reg)
       out \leq |B_{reg}|
      else
       out <= A_reg | B_reg;
     3'h2: out \le A_reg + B_reg;
     3'h3: out \le A_{reg} * B_{reg};
```

```
3'h4: begin
      if (direction_reg)
       out <= {out[4:0], serial_in_reg};</pre>
       out <= {serial_in_reg, out[5:1]};</pre>
     end
     3'h5: begin
      if (direction_reg)
       out <= {out[4:0], out[5]};
      else
       out <= {out[0], out[5:1]};
     end
    endcase
  end
 end
end
endmodule
```

# **TOP MODULE**

```
import uvm_pkg::*;
import alsu_test_pkg: :*;
`include "uvm_macros. svh"
module top ();
bit clk;
initial
begin
clk = 0:
forever
#1 clk = \sim clk:
end
alsu_if f1(clk);
ALSU A(f1. A, f1. B, f1. cin, f1. serial_in, f1. red_op_A, f1. red_op_B, f1. opcode,
f1. bypass_A, f1. bypass_B, f1. clk, f1. rst, f1. direction, f1. leds, f1. out);
initial
begin
run_test("alsu_test");
end
endmodule
```

# INTERFACE

```
interface alsu_if (clk);
  input clk;
logic rst, cin, red_op_A, red_op_B, bypass_A, bypass_B, direction, serial_in;
logic [2:0] opcode;
logic signed [2:0] A, B;
logic [15:0] leds;
logic signed [5:0] out;
endinterface
```

# **ALSU TEST**

```
package alsu_test_pkg;
import uvm pkg::*;
import alsu_env_pkg::*;
`include "uvm_macros. svh"
class alsu_test extends uvm_test;
  `uvm_component_utils(alsu_test)
  alsu_env env;
  function new(string name = "alsu_test", uvm_component parent = null);
    super. new(name, parent);
  endfunction
  function void build_phase(uvm_phase phase);
    super. build_phase (phase);
    env = alsu_env::type_id::create("env",this);
  endfunction
  task run_phase(uvm_phase phase);
    super.run_phase(phase);
    phase.raise objection(this);
    #100; `uvm_info("run_phase", "inside the ALSU test", UVM_MEDIUM)
    phase.drop_objection(this);
  endtask
endclass
endpackage
```

# ALSU ENVIRONMENT

```
package alsu_env_pkg;
import uvm_pkg::*;

include "uvm_macros.svh"
class alsu_env extends uvm_env;
   `uvm_component_utils(alsu_env)

function new (string name = "alsu_env", uvm_component parent = null);
   super. new(name, parent);
   endfunction

function void build_phase(uvm_phase phase);
   super. build_phase(phase);
endfunction

endclass
endpackage
```

# Do FILE

```
vlib work
vlog -f src_files.list
vsim -voptargs=+acc work.top -classdebug -uvmcontrol=all
add wave /top/f1/*
run -all
```

```
src_files_1.list

1 alsu_env_1.sv
2 alsu_if_1.sv
3 alsu_test_1.sv
4 ALSU.v
5 alsu_top_1.sv
```





### **TRANSCRIPT**

```
# UVM-1.1d
  (C) 2007-2013 Mentor Graphics Corporation
(C) 2007-2013 Cadence Design Systems, Inc.
   (C) 2006-2013 Synopsys, Inc.
   (C) 2011-2013 Cypress Semiconductor Corp.
                           IMPORTANT RELEASE NOTES
     You are using a version of the UVM library that has been compiled with 'UVM_NO_DEPRECATED undefined.
     See http://www.eda.org/svdb/view.php?id=3313 for more details.
     You are using a version of the UVM library that has been compiled with `UVM_OBJECT_MUST_HAVE_CONSTRUCTOR undefined.
     See http://www.eda.org/svdb/view.php?id=3770 for more details.
          (Specify +UVM_NO_RELNOTES to turn off this notice)
# # UVM_INFO verilog_src/questa_uvm_pkg-1.2/src/questa_uvm_pkg.sv(277) @ 0: reporter [Questa_UVM] QUESTA_UVM-1.2.3 # UVM_INFO verilog_src/questa_uvm_pkg-1.2/src/questa_uvm_pkg.sv(278) @ 0: reporter [Questa_UVM] questa_uvm::init(all) # UVM_INFO @ 0: reporter [RNIST] Running test alsu_test...
# UVM_INFO alsu_test.sv(21) @ 100: uvm_test_top [run_phase] inside the ALSU test
# UVM_INFO verilog_src/uvm-1.1d/src/base/uvm_objection.svh(1267) @ 100: reporter [TEST_DONE] 'run' phase is ready to proceed to the 'extract' phase
# --- UVM Report Summary ---
  ^{\star\,\star} Report counts by severity
  UVM_INFO: 5
UVM_WARNING:
                       0
  UVM_ERROR: 0
UVM_FATAL: 0
   ** Report counts by id
   [Questa UVM]
   [RNTST]
   [TEST DONE]
   [run_phase]
   ** Note: $finish
                           : C:/questasim64_2021.1/win64/../verilog_src/uvm-1.1d/src/base/uvm_root.svh(430)
      Time: 100 ns Iteration: 54 Instance: /top
```



### Part #2:

In this part, you will pass the virtual interface to the UVM driver to drive the interface.

### Files to create:

- 1. top module
- alsu test
- alsu\_env
- 4. alsu\_driver

### Steps:

- Create top module where you will instantiate the DUT, interface, assign the interface to
  the DUT, generate the clock. Inside the initial block, set the virtual interface in the
  configuration database (uvm\_config\_db) using the set method then use the global task
  run\_test to run your uvm test environment (alsu\_test).
- 2. Create a class named alsu\_test in a separate file in a package, Inside the test class
  - a. Declare a virtual interface named alsu\_test\_vif and handle of the alsu\_env
  - b. In the build phase, you will do the following
    - Retrieve the virtual interface from the configuration database (uvm\_config\_db) and pass the value of the virtual interface to alsu\_test\_vif
    - ii. Set the virtual interface alsu\_test\_vif in the configuration database to all the components under the test class so that any component can retrieve it.
    - iii. Build the environment component (alsu env).
  - c. In the run phase, raise the objection, wait for #100 then display a message "Inside the ALSU test" using `uvm\_info. Drop the objection after it. Don't forget to import the alsu env package.
- Create a class named alsu\_env. Inside the build\_phase, build the driver (Don't forget to import the driver package)
- 4. Create a class named alsu\_driver extends uvm\_driver
  - a. Declare a virtual interface named alsu\_driver\_vif
  - b. In the build\_phase:
    - Retrieve the virtual interface set by the alsu\_test from the configuration database (uvm\_config\_db) and pass the value of the virtual interface to alsu\_driver\_vif
  - c. In the run phase:
    - i. Reset the ALSU, then in a forever loop use \$random to randomize the inputs of the ALSU using the virtual interface alsu\_driver\_vif.

### **Deliverables:**

- Simulate the top module and make sure that the message is displayed. Take a screenshot to use it in your PDF.
- 2. Add the signals of the interface to wave and make sure that the inputs are driven. Take a screenshot and add it to you PDF.

# **TOP MODULE**

```
import uvm_pkg::*;
import alsu test pkg::*;
`include "uvm_macros. svh"
module top ();
bit clk;
initial
begin
clk = 0;
forever
#1 clk = \sim clk;
end
alsu_if f1(clk);
ALSU A(f1. A, f1. B, f1. cin, f1. serial_in, f1. red_op_A, f1. red_op_B, f1. opcode, f1. bypass_A,
f1. bypass_B, f1. clk, f1. rst, f1. direction, f1. leds, f1. out);
initial
begin
uvm_config_db#(virtual alsu_if)::set(null, "uvm_test_top", "ALSU_IF", f1);
run_test("alsu_test");
end
endmodule
```

### **INTERFACE**

```
interface alsu_if (clk);
  input clk;
logic rst, cin, red_op_A, red_op_B, bypass_A, bypass_B, direction, serial_in;
logic [2: 0] opcode;
logic signed [2: 0] A, B;
logic [15: 0] leds;
logic signed [5: 0] out;
endinterface
```

# **ALSU TEST**

```
package alsu_test_pkg;
import uvm_pkg::*;
import alsu_env_pkg::*;
`include "uvm macros. svh"
class alsu_test extends uvm_test;
  `uvm_component_utils(alsu_test)
  alsu_env env;
  virtual alsu_if alsu_test_vif;
  function new(string name = "alsu_test", uvm_component parent = null);
    super.new(name, parent);
  endfunction
  function void build_phase(uvm_phase phase);
    super.build_phase (phase);
    env = alsu_env::type_id::create("env",this);
  uvm_config_db#(virtual alsu_if)::get(this, "", "ALSU_IF", alsu_test_vif);
  uvm_config_db#(virtual alsu_if)::set(this," * ","ALSU_IF_2", alsu_test_vif );
  endfunction
  task run_phase(uvm_phase phase);
    super.run_phase(phase);
    phase.raise_objection(this);
    #100; `uvm_info("run_phase", "inside the ALSU test", UVM_MEDIUM)
    phase.drop_objection(this);
  endtask
endclass
endpackage
```

# ALSU ENVIRONMENT

```
package alsu_env_pkg;
  import alsu_driver_pkg: :*;
  import uvm_pkg::*;
  `include "uvm macros. svh"
  class alsu env extends uvm env;
    `uvm_component_utils(alsu_env)
alsu_driver driver;
    function new (string name = "alsu_env", uvm_component parent = null);
      super.new(name, parent);
    endfunction
function void build_phase(uvm_phase phase);
  super.build_phase(phase);
driver = alsu_driver::type_id::create("driver",this);
  endfunction
endclass
endpackage
```

# **ALSU DRIVER**

```
package alsu_driver_pkg;
  import uvm_pkg::*;
  include "uvm_macros.svh"

class alsu_driver extends uvm_driver;
  iuvm_component_utils(alsu_driver)
  virtual alsu_if alsu_driver_vif;

function new(string name = "alsu_driver", uvm_component parent = null);
  super. new(name, parent);
  endfunction

function void build_phase(uvm_phase phase);
  super. build_phase (phase);
  uvm_config_db #(virtual alsu_if)::get(this, "", "ALSU_IF_2", alsu_driver_vif);
  endfunction
```

```
task run_phase(uvm_phase phase);
   alsu_driver_vif.rst = 1;
   @(negedge alsu_driver_vif. clk);
   alsu driver vif. rst = 0;
   forever
   begin
   @(negedge alsu_driver_vif. clk);
       alsu_driver_vif.A = $random;
       alsu_driver_vif. B = $random;
       alsu_driver_vif.cin = $random;
       alsu_driver_vif.opcode = $random;
       alsu_driver_vif.bypass_A = $random;
       alsu_driver_vif.bypass_B = $random;
       alsu_driver_vif.red_op_A = $random;
       alsu_driver_vif.red_op_B = $random;
       alsu_driver_vif.direction = $random;
       alsu_driver_vif.serial_in = $random;
   end
  endtask
  endclass
endpackage
```

# Do FILE

```
vlib work
vlog -f src_files_2.list
vsim -voptargs=+acc work.top -classdebug -uvmcontrol=all
add wave /top/f1/*
run -all
```

```
src_files_2.list

1 alsu_env_2.sv
2 alsu_if_2.sv
3 alsu_test_2.sv
4 ALSU.v
5 alsu_driver_2.sv
6 alsu_top_2.sv
```

### WAVEFORM



### **TRANSCRIPT**

```
# UVM-1.1d
  (C) 2007-2013 Mentor Graphics Corporation
  (C) 2007-2013 Cadence Design Systems, Inc.(C) 2006-2013 Synopsys, Inc.(C) 2011-2013 Cypress Semiconductor Corp.
     *******
                              IMPORTANT RELEASE NOTES
                                                                         ******
     You are using a version of the UVM library that has been compiled with 'UVM NO DEPRECATED undefined.
     See http://www.eda.org/svdb/view.php?id=3313 for more details.
     You are using a version of the UVM library that has been compiled with `UVM_OBJECT_MUST_HAVE_CONSTRUCTOR undefined.
     See http://www.eda.org/svdb/view.php?id=3770 for more details.
           (Specify +UVM_NO_RELNOTES to turn off this notice)
# UVM_INFO verilog_src/questa_uvm_pkg-1.2/src/questa_uvm_pkg.sv(277) @ 0: reporter [Questa_UVM] QUESTA_UVM-1.2.3 # UVM_INFO verilog_src/questa_uvm_pkg-1.2/src/questa_uvm_pkg.sv(278) @ 0: reporter [Questa_UVM] questa_uvm::init(all) # UVM_INFO @ 0: reporter [RNTST] Running test alsu_test...
# UVM_INFO alsu_test 2.sv(26) @ 100: uvm_test_top [run_phase] inside the ALSU test
# UVM_INFO verilog_src/uvm-1.ld/src/base/uvm_objection.svh(1267) @ 100: reporter [TEST_DONE] 'run' phase is ready to proceed to the 'extract' phase
  --- UVM Report Summary --
  ** Report counts by severity
  UVM_INFO :
  UVM_WARNING :
UVM_ERROR : 0
UVM_FATAL : 0
                        0
  ** Report counts by id
  [Questa UVM]
   [RNTST]
   [TEST_DONE]
   [run_phase]
   ** Note: $finish
                             : C:/questasim64_2021.1/win64/../verilog_src/uvm-1.1d/src/base/uvm_root.svh(430)
      Time: 100 ns Iteration: 54 Instance: /top
# Break in Task uvm pkg/uvm root::run test at C:/questasim64 2021.1/win64/../verilog src/uvm-1.1d/src/base/uvm root.svh line 430
```



### Part #3:

In this part, you will use a configuration object to store the virtual interface value such that any component can retrieve the configuration object and read the values set in it.

### Files to create:

- 1. top module
- 2. alsu test
- 3. alsu env
- 4. alsu driver
- 5. alsu\_config\_obj

### Steps:

- Create top module where you will instantiate the DUT, interface, assign the interface to
  the DUT, generate the clock. Inside the initial block, set the virtual interface in the
  configuration database (uvm\_config\_db) using the set method then use the global task
  run\_test to run your uvm test environment (alsu\_test).
- 2. Create a class named alsu\_config\_obj that extends uvm\_object
  - Inside this UVM object, you will declare a virtual interface named alsu\_config\_vif.
- 3. Create a class named alsu test in a separate file in a package, Inside the test class
  - a. Declare a configuration object handle from alsu\_config\_obj named
     alsu\_config\_obj\_test and UVM env handle from alsu\_env
  - b. In the build\_phase, you will do the following
    - Retrieve the virtual interface from the configuration database (uvm\_config\_db) and pass the value of the virtual interface to alsu\_config\_obj\_test.alsu\_config\_vif
    - Set the configuration object in the configuration database to all the components under the test class so that any component can retrieve it.
    - iii. Build the environment component (alsu\_env).
  - c. In the run phase, raise the objection, wait for #100 then display a message "Inside the ALSU test" using `uvm\_info. Drop the objection after it. Don't forget to import the alsu\_env package.
- 4. Create a class named alsu\_env. Inside the build\_phase, build the driver (Don't forget to import the driver package)
- 5. Create a class named alsu\_driver extends uvm\_driver
  - a. Declare a virtual interface named alsu\_driver\_vif and a configuration object named alsu\_config\_obj\_driver
  - b. In the build\_phase:
    - Retrieve the configuration object set by the alsu\_test from the configuration database (uvm\_config\_db) and pass the value of the configuration object to alsu\_config\_obj\_driver
  - c. In the connect phase:
    - i. Assign alsu\_config\_obj\_driver. alsu\_config\_vif to alsu\_driver\_vif
  - d. In the run\_phase:
    - i. Reset the ALSU, then in a forever loop use \$random to randomize the inputs of the ALSU using the virtual interface alsu\_driver\_vif.

### **Deliverables:**

- 1. Simulate the top module and make sure that the message is displayed. Take a screenshot to use it in your PDF.
- 2. Add the signals of the interface to wave and make sure that the inputs are driven. Take a screenshot and add it to you PDF.

# **TOP MODULE**

```
import uvm_pkg::*;
import alsu_test_pkg: :*;
`include "uvm_macros. svh"
module top ();
bit clk;
initial
begin
clk = 0;
forever
#1 clk = \sim clk;
end
alsu_if f1(clk);
ALSU A(f1. A, f1. B, f1. cin, f1. serial_in, f1. red_op_A, f1. red_op_B, f1. opcode, f1. bypass_
f1. bypass_B, f1. clk, f1. rst, f1. direction, f1. leds, f1. out);
initial
begin
uvm_config_db#(virtual alsu_if)::set(null, "uvm_test_top", "ALSU_IF", f1);
run_test("alsu_test");
end
endmodule
```

### **INTERFACE**

```
interface alsu_if (clk);
  input clk;
logic rst, cin, red_op_A, red_op_B, bypass_A, bypass_B, direction, serial_in;
logic [2: 0] opcode;
logic signed [2: 0] A, B;
logic [15: 0] leds;
logic signed [5: 0] out;
endinterface
```

# ALSU TEST

```
package alsu_test_pkg;
import uvm_pkg::*;
import alsu_env_pkg::*;
import alsu config pkg::*;
`include "uvm_macros. svh"
class alsu_test extends uvm_test;
  'uvm component utils(alsu test)
  alsu_env env;
  virtual alsu_if alsu_test_vif;
  alsu_config_obj alsu_config_obj_test;
  function new(string name = "alsu_test", uvm_component parent = null);
    super.new(name, parent);
  endfunction
  function void build_phase(uvm_phase phase);
    super.build_phase (phase);
    alsu_config_obj_test = alsu_config_obj::type_id::create("alsu_config_obj_test",this);
    env = alsu_env::type_id::create("env",this);
uvm_config_db#(virtual alsu_if)::get(this, "", "ALSU_IF", alsu_config_obj_test.alsu_config_vif);
    uvm_config_db#(alsu_config_obj)::set(this, " * ", "ALSU_IF_1", alsu_config_obj_test);
  endfunction
  task run_phase(uvm_phase phase);
    super.run_phase(phase);
    phase.raise_objection(this);
    #100; `uvm_info("run_phase", "inside the ALSU test", UVM_MEDIUM)
    phase.drop_objection(this);
  endtask
endclass
endpackage
```

### **ALSU ENVIRONMENT**

```
package alsu_env_pkg;
  import alsu_driver_pkg: :*;
  import uvm_pkg::*;
  `include "uvm_macros. svh"
  class alsu env extends uvm env;
    `uvm_component_utils(alsu_env)
alsu_driver driver;
    function new (string name = "alsu_env", uvm_component parent = null);
      super.new(name, parent);
    endfunction
function void build_phase(uvm_phase phase);
  super.build_phase(phase);
driver = alsu_driver::type_id::create("driver",this);
  endfunction
endclass
endpackage
```

### **ALSU DRIVER**

```
package alsu_driver_pkg;
  import uvm_pkg: :*;
  import alsu_config_pkg: :*;
  'include "uvm macros. svh"
class alsu_driver extends uvm_driver;
  `uvm_component_utils(alsu_driver)
  virtual alsu_if alsu_driver_vif;
  alsu_config_obj_alsu_config_obj_driver;
  function new(string name = "alsu_driver", uvm_component parent = null);
    super.new(name, parent);
  endfunction
  function void build_phase(uvm_phase phase);
    super.build_phase (phase);
    uvm_config_db #(alsu_config_obj)::get(this, "", "ALSU_IF_1", alsu_config_obj_driver);
  alsu driver vif = alsu config obj driver alsu config vif;
  endfunction
```

```
task run_phase(uvm_phase phase);
    alsu driver vif. rst = 1;
    @(negedge alsu driver vif. clk);
    alsu_driver_vif.rst = 0;
    forever
    begin
    @(negedge alsu_driver_vif. clk);
    alsu_driver_vif. A = $random;
        alsu driver vif. B = $random;
        alsu_driver_vif.cin = $random;
        alsu_driver_vif.opcode = $random;
        alsu_driver_vif. bypass_A = $random;
        alsu_driver_vif. bypass_B = $random;
        alsu_driver_vif.red_op_A = $random;
        alsu_driver_vif.red_op_B = $random;
        alsu_driver_vif.direction = $random;
        alsu_driver_vif.serial_in = $random;
    end
   endtask
  endclass
endpackage
```

# **ALSU CONFIGURATION**

```
package alsu_config_pkg;
import uvm_pkg::*;
include "uvm_macros.svh"
class alsu_config_obj extends uvm_object;
ivvm_object_utils(alsu_config_obj)
virtual alsu_if alsu_config_vif;
function new(string name = "alsu_config_obj");
super.new(name);
endfunction
endclass
endpackage
```

# Do FILE

vlib work
vlog -f src\_files\_3.list
vsim -voptargs=+acc work.top -classdebug -uvmcontrol=all
add wave /top/f1/\*
run -all

# src\_files\_3.list 1 alsu\_env\_2.sv 2 alsu\_if\_2.sv 3 alsu\_test\_2.sv 4 ALSU.v 5 alsu\_driver\_2.sv 6 alsu\_config.sv 7 alsu\_top\_2.sv

# **WAVEFORM**



### **TRANSCRIPT**

```
# UVM-1.1d
  (C) 2007-2013 Mentor Graphics Corporation
  (C) 2007-2013 Cadence Design Systems, Inc.
(C) 2006-2013 Synopsys, Inc.
(C) 2011-2013 Cypress Semiconductor Corp.
                             IMPORTANT RELEASE NOTES
    You are using a version of the UVM library that has been compiled with 'UVM NO DEPRECATED undefined.
     See http://www.eda.org/svdb/view.php?id=3313 for more details.
    You are using a version of the UVM library that has been compiled with `UVM_OBJECT_MUST_HAVE_CONSTRUCTOR undefined.
     See http://www.eda.org/svdb/view.php?id=3770 for more details.
           (Specify +UVM_NO_RELNOTES to turn off this notice)
# UVM_INFO verilog_src/questa_uvm_pkg-1.2/src/questa_uvm_pkg.sv(277) @ 0: reporter [Questa_UVM] QUESTA_UVM-1.2.3 # UVM_INFO verilog_src/questa_uvm_pkg-1.2/src/questa_uvm_pkg.sv(278) @ 0: reporter [Questa_UVM] questa_uvm::init(all) # UVM_INFO @ 0: reporter [RNTST] Running test alsu_test...
# UVM_INFO alsu_test_2.sv(26) @ 100: uvm_test_top [run_phase] inside the ALSU test
# UVM_INFO verilog_src/uvm-1.ld/src/base/uvm_objection.svh(1267) @ 100: reporter [TEST_DONE] 'run' phase is ready to proceed to the 'extract' phase
  --- UVM Report Summary ---
  ** Report counts by severity
  UVM_INFO :
  UVM_WARNING :
UVM_ERROR : 0
  UVM_FATAL :
  ** Report counts by id
  [Questa UVM]
  [RNTST]
   [TEST_DONE]
  [run_phase] 1
** Note: $finish
                            : C:/questasim64_2021.1/win64/../verilog_src/uvm-1.1d/src/base/uvm_root.svh(430)
      Time: 100 ns Iteration: 54 Instance: /top
# Break in Task uvm pkg/uvm root::run test at C:/questasim64 2021.1/win64/../verilog src/uvm-1.1d/src/base/uvm root.svh line 430
```

