

# **Electronics Project**

| Name                          | Code    |
|-------------------------------|---------|
| Mahmoud Hussieny Matar        | 9230832 |
| Mahmoud Mohamed Ezzat         | 9230843 |
| Marwa Ibrahim Fathy           | 9230856 |
| Mohamed Hesham Waheed El-Deen | 9230819 |
| Ahmed Ibrahim Sabry           | 9230117 |

**Submitted to:** 

**ENG.Mohamed Ramdan** 

### **Task #1:**

The circuit is a **simple NMOS** current source characterization setup, commonly used in analog and digital integrated circuit design. Its main purpose is to analyze key MOSFET parameters under controlled biasing conditions to support device modeling and performance evaluation, particularly for analog applications like **amplifiers** and **current mirrors**.

### Question 1:

# Figures for $V_{th}$



### Figures for $V_{ov}$



# Figures for $V_{\it DSAT}$



Figures for  $g_m r_o$ 



### **Question 2:**

Yes, the simulation trends are generally similar to the theoretical long-channel equations.

#### For Vth:

At small aspect ratios (low  $\frac{w}{l}$ ),  $V_{th}$  increases slightly due to edge effects. As  $\frac{w}{l}$  increases, these edge effects become negligible, and  $V_{th}$  stabilizes and becomes nearly constant as expected in long-channel devices.

$$I = \frac{\mu C_{ox} w}{2l} (V_{GS} - V_{th})^2 (1 + \lambda V ds) (Square \ law)$$

#### For Vov and Vdsat:

Both parameters show an inverse relationship with the aspect ratio. This aligns with the equation:

$$Vov = \sqrt{\frac{2I}{\frac{w}{l}\mu C_{ox}}}$$

As  $\frac{w}{l}$  increases, **Vov** and **Vdsat** decrease accordingly.

#### For gm \* ro:

The gain initially increases because gm grows proportionally with  $\frac{w}{l}$ , while ro decreases more gradually as it is mainly dependent on the current and channel length modulation. Eventually, the product gm \* ro a saturation point and becomes relatively constant with higher aspect ratios. This matches the expected behavior from:

$$gm * ro = \frac{w}{l} \mu C_{ox} Vov * \frac{1}{\lambda I}$$

### **Question 3:**

#### Advantages of N\_LV\_12\_HS\_L130E:

#### Lower Threshold Voltage (Vth):

Since it has a lower threshold voltage, the N\_LV\_12\_HS\_L130E can **turn on at lower gate voltages**, allowing for:

- **Higher transconductance** *gm* at the same bias current
  - (because  $gm = \frac{2ID}{Vov}$ , and Vov tends to be lower)
- Better performance at lower supply voltages, which is useful in low-power or scaled technologies.

#### **Disadvantage of N\_LV\_12\_HS\_L130E:**

#### Higher Subthreshold Leakage and Lower Output Resistance ${\it ro}$ :

The lower threshold voltage can lead to:

- Higher leakage current in subthreshold operation (increases static power consumption).
- Lower intrinsic gain  $gm\ ro$ , because ro tends to be smaller due to increased channel length modulation (lambda effect).
- Worse noise performance, which can impact analog signal fidelity.

#### Recommendation for a High-Gain Amplifier:

I recommend using **N\_12\_HS\_L130E** as a high-gain amplifier, because it generally provides **higher intrinsic gain**, **better linearity**, and **lower leakage**, which are essential for analog precision and signal integrity.

# **Task #2:**

In analog integrated circuit design, **current mirrors** are fundamental building blocks used to replicate a reference current across multiple branches of a circuit. They're essential in biasing networks, active loads, and analog signal processing applications. However, conventional current mirrors often suffer from limited output voltage swing due to the requirement of keeping transistors in saturation to maintain accuracy and high output impedance.

To address this, **high-swing current mirrors** have been developed. These designs enhance the available output voltage range while still ensuring that all transistors operate within their desired regions. The **high-swing current mirror** architecture typically adds cascode devices or auxiliary transistors to improve output resistance (Rout) and reduce the minimum voltage required at the output node (Vcomp) for proper operation.



# 1-Schematic diagram with dimensions and component values annotated.

- > The schematic diagram in **Fig.9**:
  - For M1&M3: Width=W & Length=L
  - For M4&M2: Width=2W & Length=L
  - VD4= VOUT & let R0= 2K (we will explain it in Hand Analysis)



- We launch our schematic in ADE XL with global variables as shown in Fig.10
- From results in **Fig.11**, we took W=55u m & L=3u m this also achieve current mirror = 201.8u A, with error < 1%



| Parameters: V |                 |                    |                       |  |
|---------------|-----------------|--------------------|-----------------------|--|
| 7             | Task#2:Taskk2:1 | OP("/M3" "region") | 2                     |  |
| 7             | Task#2:Taskk2:1 | OP("/M1" "region") | 2                     |  |
| 7             | Task#2:Taskk2:1 | OP("/M2" "region") | 2                     |  |
| 7             | Task#2:Taskk2:1 | OP("/M4" "region") | 2                     |  |
| 7             | Task#2:Taskk2:1 | IDC("/M4/D")       | 201.2u                |  |
| 7             | Task#2:Taskk2:1 | /M4/D              | <u>~</u>              |  |
| Parameters: V |                 |                    |                       |  |
| 8             | Task#2:Taskk2:1 | OP("/M3" "region") | 2                     |  |
| 8             | Task#2:Taskk2:1 | OP("/M1" "region") | 2<br>2<br>2<br>201.8u |  |
| 8             | Task#2:Taskk2:1 | OP("/M2" "region") |                       |  |
| 8             | Task#2:Taskk2:1 | OP("/M4" "region") |                       |  |
| 8             | Task#2:Taskk2:1 | IDC("/M4/D")       |                       |  |
| 8             | Task#2:Taskk2:1 | /M4/D              |                       |  |

#### > Hand Analysis:

• To get *R*0:

$$R0 = \frac{Vgs3 - Vds3}{Iref}, :: Vds3 \ge Vgs3 - Vth$$

$$\therefore R0 = \frac{\textit{Vgs3-Vgs3+Vth}}{\textit{Iref}} = \frac{\textit{Vth}}{\textit{Iref}} \text{ , assume } \textit{Vth} = 0.2 \textit{ V}$$

$$\therefore R0 \ge 2K \Omega$$

$$\because R0 = \frac{Vgs4 + Vds2 - Vgs2}{Iref}, \because Vds2 \ge Vgs2 - Vth$$

$$\therefore R0 = \frac{Vgs4 + Vgs2 - Vth - Vgs2}{Iref} = \frac{Vgs4 - Vth}{Iref} = \frac{Vcomp}{Iref}$$

$$\because Vcomp ≤ 350mV$$

$$\therefore R0 \leq 3.5K \Omega$$

$$\therefore 3.5K \ge R0 \ge 2K$$

# 2. Schematic diagram with DC operating point annotated at Vout=350mV to verify the Vcomp specification.

- ightharpoonup The schematic of DC operating point in **Fig.12** @Vout = 350mV
  - For M4: Vgs4 = 391.307mV Vds4 = 173.284mVIds4 = 201.153u A
  - For M2: Vgs2 = 368.106mV Vds2 = 176.716mVIds2 = 201.153mV
- Note: we found from DC operating point that  $Vth = 223.02mV \simeq 0.2V$ And this verifies our assumption in **Hand Analysis**



#### 3. Simulation results to verify lout and Rout specifications.

- ➤ To get *Rout*:
  - First, we put Vout, ac = 1V
  - Second, from ADE L we have done an analysis as shown in **Fig.13**.
  - Third, from output we choose setup (from design) and then we take this equation 1/mag(i("/M4/D" ? result "ac"))
  - Fourth, we get the graph of Rout as shown in Fig.14
  - $Rout = 725.6742K\Omega$





- ➤ To get *Iout*:
  - First, we take the results from ADE XL in Fig.11
  - Second, we plot *Iout* versus W as shown in **Fig.15**



#### 4. An estimate of this mirror's area.

Area = Area of NMOS Transistors + Area of R0  
= 
$$6 * W_N * L_N + W_R * L_R$$
  
=  $6 * 55u * 3u + 1u * 7.56u$   
=  $0.997nm^2$ 

# 5. If the area you ended up with is too large and you need to sacrifice one of the specs to have reasonable area, suggest a modification and comment on what you will gain and lose from it.

If the designed current mirror occupies a large layout area, one effective modification is to relax the output resistance specification from  $Rout \ge 500K$  to a slightly lower value, such as 300 - 400KΩ. This can be achieved by using shorter channel lengths for the output transistors, which significantly reduces the area.

Impact of the Modification:

- Advantage: Reduced area and parasitic capacitance, leading to a more compact and potentially faster design.
- **Disadvantage:** Lower output resistance may reduce the accuracy and gain when the mirror is used in analog circuits, especially in high-gain stages.

### **Task #3:**

In this task, we deal with a **Voltage Controlled Oscillator (VCO)**, it works such that the oscillation frequency is controlled by an input voltage, but how?

- The control voltage Vcont sets the tail current IB through the transistor M1.
- MOSFETs M1 and M4 act as current sources for the inverter.
- This current determines the charging and discharging rate of the capacitive nodes between inverters in the ring oscillator.
- In a ring oscillator the delay of each inverter stage directly affects the total oscillation period.
- Since the delay is a function of the current, and the current is a function of Vcont then the oscillation frequency becomes a function of Vcont. [6]

An ideal VCO is a circuit whose output frequency is a linear function of its control voltage.





### **Simulation**;

# Question 1:

1. We first built the circuit's schematic, then we chose that M4 width "W3" to be double the width of M1 "W1" or more for proper biasing to ensure that all transistors operate in sat. We chose W3=1000n and W1=500n to achieve this while also keeping the areas of M1 and M4 as small as possible without diversifying the dimensions of all transistors. We also kept in mind that increasing the width results in

| Test            | Output                 | Nominal  | Spec |
|-----------------|------------------------|----------|------|
|                 |                        |          |      |
| Project:task3:1 | frequency(VT("/Vout")) | 20.15M   |      |
| Project:task3:1 | VT("/Vout")            | <u>L</u> |      |
| Project:task3:1 | OP("/PM26" "region")   | 2        |      |
| Project:task3:1 | OP("/NM41" "region")   | 2        |      |
| Project:task3:1 | OP("/NM1" "region")    | 2        |      |

reducing the required voltage to reach saturation. We chose minimum length 130n for all transistors to minimize parasitic capacitance and area.

Fig.18

2. We then launched the schematic in ADE XL to with global variables as shown in **Fig.19** to sweep the width of M2, M3 "W2 and W4" using the function "frequency" to find the width that corresponds to the required oscillation frequency 20MHz. we got W2=W4=30u which is very large, so we used capacitors between every stage to reduce the required widths, resulting in W2=W4=1.2u which are reasonable widths, in order to do that we sweeped the value of the capacitor to reach the oscillation frequency resulting in C=263femto F.



| L1    | Length of N-Mos &P-Mos Current source |
|-------|---------------------------------------|
| L2    | Length of N-Mos &P-Mos Inverters      |
| W1    | Width of N-Mos Current source         |
| W2    | Width of N-Mos Inverters              |
| W3    | Width of P-Mos Current source         |
| W4    | Width of P-Mos Inverters              |
| Vcont | V control                             |
| С     | Value of the Cap                      |



Fig.20

# Question 2:

### <u>Vout</u>



# 1st Stage



Fig.22

# 2nd Stage



Fig.23

# 3rd Stage



# 4th Stage



5th Stage

Fig.25



Fig.26

6th Stage



# **Question 3:**

As we had mentioned earlier, increasing Vcont will result in increasing the output frequency due to their relationship as shown in **Fig.28** and **Fig.30**:





Fig.28

|             |                 |                        |          | <br> |  |
|-------------|-----------------|------------------------|----------|------|--|
| Parameters: | Vcont=0         |                        |          |      |  |
| 1           | Project:task3:1 | frequency(VT("/Vout")) | eval err |      |  |
| Parameters: | Vcont=100m      |                        |          |      |  |
| 2           | Project:task3:1 | frequency(VT("/Vout")) | eval err |      |  |
| Parameters: | Vcont=200m      |                        |          |      |  |
| 3           | Project:task3:1 | frequency(VT("/Vout")) | eval err |      |  |
| Parameters: | Vcont=300m      |                        |          |      |  |
| 4           | Project:task3:1 | frequency(VT("/Vout")) | eval err |      |  |
| Parameters: | Vcont=400m      |                        |          |      |  |
| 5           | Project:task3:1 | frequency(VT("/Vout")) | 3.034M   |      |  |
| Parameters: | Vcont=500m      |                        |          |      |  |
| 6           | Project:task3:1 | frequency(VT("/Vout")) | 10.34M   |      |  |
| Parameters: | Vcont=600m      |                        |          |      |  |
| 7           | Project:task3:1 | frequency(VT("/Vout")) | 20.15M   |      |  |
| Parameters: | Vcont=700m      |                        |          |      |  |
| 8           | Project:task3:1 | frequency(VT("/Vout")) | 28.88M   |      |  |
| Parameters: | Vcont=800m      |                        |          |      |  |
| 9           | Project:task3:1 | frequency(VT("/Vout")) | 35.46M   |      |  |
| Parameters: | Vcont=900m      |                        |          |      |  |
| 10          | Project:task3:1 | frequency(VT("/Vout")) | 39.88M   |      |  |
| Parameters: | Vcont=1         |                        |          |      |  |
| 11          | Project:task3:1 | frequency(VT("/Vout")) | 42.73M   |      |  |
| Parameters: | Vcont=1.1       |                        |          |      |  |
| 12          | Project:task3:1 | frequency(VT("/Vout")) | 44.73M   |      |  |
| Parameters: | Vcont=1.2       |                        |          |      |  |
| 13          | Project:task3:1 | frequency(VT("/Vout")) | 46.17M   |      |  |
|             |                 |                        |          |      |  |

# Vout at Vcont=0.4v



Fig.31

# Vout at Vcont=0.8v



Vout at Vcont=1.1v



# **Question 4:**

#### 1. Observations

- The ring-oscillator VCO's output frequency relies on the control voltage that sets the bias current through M1, which in turn controls the charging/discharging rates of the inverter nodes.
- Ensuring all transistors remain in saturation requires careful sizing; M4 was chosen at twice the width of M1 to maintain proper biasing without overly diversifying device dimensions.
- Achieving a 20 MHz oscillation purely by widening M2/M3 demanded impractically large device sizes, but introducing capacitors between each stage restored the target frequency with more moderate transistor widths.

#### 2. Conclusions

- Voltage to Frequency Conversion: By biasing M1 with Vcont, our ringoscillator VCO directly translates a control voltage into a bias current, and hence into oscillation frequency, making it a straightforward, fully-integrated frequency tuning element.
- Ease of Integration: A CMOS ring-VCO requires only standard digital cells (inverters and small caps) plus two bias transistors, no inductors or large passive LC tanks, so it's ideal for on-chip PLLs, clock generation, and other voltage-controlled timing blocks.

# References:

- [1] B. Razavi, "Design of Analog CMOS Integrated Circuits Second Edition.": <a href="https://electrovolt.ir/wp-content/uploads/2014/08/Design-of-Analog-CMOS-Integrated-Circuit-2nd-Edition-ElectroVolt.ir.pdf">https://electrovolt.ir/wp-content/uploads/2014/08/Design-of-Analog-CMOS-Integrated-Circuit-2nd-Edition-ElectroVolt.ir.pdf</a>
- [2] P. R. Gray, P. J. Hurst, S. H. Lewis, and R. G. Meyer "Analysis and Design of Analog Integrated Circuits, 5th ed.":
   <a href="https://kolegite.com/EE\_library/books\_and\_lectures/Aналогова%20cxeмотех">https://kolegite.com/EE\_library/books\_and\_lectures/Aналогова%20cxeмотех ника/Учебници%20от%20Георги%20Георгиев/Analysis-and-Design-of-Analog-Integrated-Circuits.pdf</a>
- [3] Y. Tsividis "Operation and Modeling of the MOS Transistor, 2nd ed.": <a href="https://studylib.net/doc/25756807/yannis-tsividis---operation-and-modeling-of-the-mos-trans">https://studylib.net/doc/25756807/yannis-tsividis---operation-and-modeling-of-the-mos-trans</a>
- [4] B. Razavi, "The StrongARM latch [A Circuit for All Seasons]," *IEEE Solid-State Circuits Magazine*, vol. 1, no. 2, pp. 12–17, Spring 2009: <a href="https://ieeexplore.ieee.org/document/5395622">https://ieeexplore.ieee.org/document/5395622</a>
- **[5]** B. Razavi, "Design of Analog CMOS Integrated Circuits," *IEEE Journal of Solid-State Circuits*, vol. 39, no. 8, pp. 1228–1235, Aug. 2004: <a href="https://ieeexplore.ieee.org/document/1085961/references#references">https://ieeexplore.ieee.org/document/1085961/references#references</a>
- [6] B. J. P. C. JP "CMOS Layout and Simulation Notes.": https://bjpcjp.github.io/pdfs/cmos layout sim/cmos sim.pdf
- [7] Electronics Hub, "Voltage Controlled Oscillator (VCO)," ElectronicsHub.org, Sep. 2, 2021: https://www.electronicshub.org/voltage-controlled-oscillators-vco/