



# SPI Project

## **Submitted to**

DR. Ihab Talkhan

# **Submitted by**

Hussien Mustafa Hussien , sec:1 , BN : 28 Ayman Mohamed Reda , sec:1 BN : 19 Mina Emad Fakhry , sec:2 BN : 29 Mahmoud El-Sayed Mahmoud Raoff, sec:2 BN : 17

## **Master SPI**

- ♣ The design of the master is based on 6 states (reset, idle, load, transact, unload, stslave).
- ♣ In reset state, we initialize data\_out, miso\_d(reg of 8 bits which the input of slave is put at index 7 of this reg), mosi\_d (reg of 8 bits which holds the data\_in in load state) and count(reg indicates 8 clk cycles) with zero.
- In idle state, we initialize data\_out (recent) with data\_out (previous) and all of mosi d, miso d and count with zero.
- ♣ In load state ,we initialize data\_out (recent) with data\_out (previous) miso\_d with zero , mosi\_d with data\_in and count with size( which is 8 as it's required to transfer 8 bit ).
- State transact which indicates the shifting is working now.
- In state unload, we assign data\_out with miso\_d (miso\_d finally after 8 clk cycles holds the data of slave which is sent bit by bit), cs with 1 to stop the shifting and both miso\_d and mosi\_d with zero.
- ♣ There is an input called start which is the same as enable.
- ♣ There is a wire called temp indicating the master is working with which slave of 3 and consequently cs is assigned to it.
- ♣ An input called cphase which indicates with cpol in test bench which mode is working .

### Process:

State in beginning in first will be reset (in master) and if(start==1) the state will be stslave (which transmit cs to slaves).

If(start==0) the state will be idle (not change)

And the state change in next positive edge to load(which load data from user (master and slave)), than the state change to transact, the state is transact (which the data master will go to slave and data slave will go to master).

Note when the state =stslave the start will be don't care and if you go to initial, you should reset=1.

And there is assign to mosi.

After the all data move the master check if(start==1) state will be again load and repeated.

If(start==0) the state will be idle.

When data transact there four status

Cpol=0 and cphase=0 Logic low,,, Data sampled on rising edge and shifted out on the falling

Cpol=0 and cphase=1 Logic low,,, Data sampled on the falling edge and shifted out on the rising edge

Cpol=1 and cphase=1 edge Logic high,,, Data sampled on the falling edge and shifted out on the rising edge

Cpol=1 and cphase=0 Logic high ,,,Data sampled on the rising edge and shifted out on the falling edge

## Slave SPI

- ♣ The design of the slave is based on 5 states (reset, idle, load, transact, unload).
- ♣ In reset state, we initialize data\_out, mosi\_d(reg of 8 bits which the input of master is put at index 7 of this reg), miso\_d (reg of 8 bits which holds the data\_in in load state) and count(reg indicates 8 clk cycles) with zero.
- In idle state, we initialize data\_out (recent) with data\_out (previous) and all of mosi\_d, miso\_d and count with zero.
- In load state, we initialize data\_out (recent) with data\_out (previous) mosi\_d with zero, miso\_d with data\_in and count with size( which is 8 as it's required to transfer 8 bit ).
- State transact which indicates the shifting is working now.
- ♣ In state unload, we assign data\_out with mosi\_d (mosi\_d finally after 8 clk cycles holds the data of master which is sent bit by bit ).
- ♣ An input called cphase which indicates with cpol in test bench which mode is working .

#### Process:

If(reset==1) the state will be reset.

If(cs==0)the state will be load (which load data and count).

If(count!=0) state will be transact (which the data master will go to slave and data slave will go to master).

But if (cs==1) the move data will be stop and the opposite is true(which the master control it(slave)).

### Note:

The data out for master or salve will be zeros until the state =unload.

## **Integration SPI**

- ♣ This module is the link between the master and the three slaves.
- ♣ The inputs data\_in , data\_ins0 , data\_ins1 and data\_ins2 are the 8 bits stored in master , slave1 , slave 2 , slave 3 respectively.
- ♣ The outputs data\_out , data\_outs0, data\_outs1 and data\_outs2 are the output of master , slave1,slave2 and slave3 respectively after shifting.
- An input called start resembles the enable signal to start shifting.
- ♣ An input called cphase which indicates with cpol in test bench which mode is working.
- **♣** CS determines which slave is working with the master.

### The design process of the integrate:

The module is integrated between master and 3 slaves

### Notes:

Cs (output from master is 3 bits) is should be 011or 101 or 110 or 111 and every bit will move to slave example (011

0 for slave 3 and 1 for slave 2 and 1 for slave 1)it is meaning the data will move between master and slave 3.

| <u>Features</u>                    | <u>UART</u>                                                                                                                                                                         | <u>SPI</u>                                                                                                                                                                                                                                                                          | <u>12C</u>                                                                                                                  |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| <u>Full Form</u>                   | Universal Asynchronous<br>Receiver/Transmitter                                                                                                                                      | Serial Peripheral Interface                                                                                                                                                                                                                                                         | Inter-Integrated Circuit                                                                                                    |
| <u>Interface</u><br><u>Diagram</u> | RxD  RxD  TxD  (Device-1) (Device-2)  UART Interface Diagram                                                                                                                        | (Slave-1)  MISO MOSI SCK CS1 CS2  (Master)  MISO MOSI SCK CS SPI Interface Diagram                                                                                                                                                                                                  | SDA SCL (Master-1) SDA SDA SDA SDA SCL (Slave-1) SDA SCL (Master-2) (Slave-2) I2C Interface Diagram                         |
| Pin                                | TxD: Transmit Data                                                                                                                                                                  | SCLK: Serial Clock                                                                                                                                                                                                                                                                  | SDA: Serial Data                                                                                                            |
| <u>Designations</u>                | RxD: Receive Data                                                                                                                                                                   | MOSI: Master Output, Slave<br>Input<br>MISO: Master Input, Slave<br>Output<br>SS: Slave Select                                                                                                                                                                                      | SCL: Serial Clock                                                                                                           |
| <u>Data rate</u>                   | As this is asynchronous communication, data rate between two devices wanting to communicate should be set to equal value. Maximum data rate supported is about 230 Kbps to 460kbps. | Maximum data rate limit is not specified in SPI interface. Usually supports about 10 Mbps to 20 Mbps                                                                                                                                                                                | I2C supports 100 kbps, 400 kbps<br>Mbps. Some variants also<br>supports 10 Kbps and 1 Mbps.                                 |
| <u>Distance</u>                    | Lower about 50 feet                                                                                                                                                                 | highest                                                                                                                                                                                                                                                                             | Higher                                                                                                                      |
| Type of                            | Asynchronous                                                                                                                                                                        | Synchronous                                                                                                                                                                                                                                                                         | Synchronous                                                                                                                 |
| <u>communication</u>               | Not Application                                                                                                                                                                     | One                                                                                                                                                                                                                                                                                 | One or more than One                                                                                                        |
| <u>Number of</u><br>masters        | Not Application                                                                                                                                                                     | Offe                                                                                                                                                                                                                                                                                | one of more than one                                                                                                        |
| <u>Clock</u>                       | No Common Clock signal is used. Both the devices will use there independent clocks.                                                                                                 | There is one common serial clock signal between master and slave devices.                                                                                                                                                                                                           | There is common clock signal be multiple masters and multiple slaves.                                                       |
| <u>Hardware</u>                    | lesser                                                                                                                                                                              | less                                                                                                                                                                                                                                                                                | more                                                                                                                        |
| <u>complexity</u>                  |                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                     |                                                                                                                             |
| <u>Protocol</u>                    | For 8 bits of data one start bit and one stop bit is used.                                                                                                                          | Each company or manufacturers have got their own specific protocols to communicate with peripherals. Hence one needs to read datasheet to know read/write protocol for SPI communication to be established. For example we would like SPI communication between microcontroller and | It uses start and stop bits. It uses ACK bit for each 8 bits of data which indicates whether data has been received or not. |

|                                      |                                                                                                                                                                                                                   | EPROM. Here one need to go through read/write operational diagram in the EPROM data sheet.                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <u>Software</u><br><u>addressing</u> | As this is one to one connection between two devices, addressing is not needed.                                                                                                                                   | Slave select lines are used to address any particular slave connected with the master. There will be 'n' slave select lines on master device for 'n' slaves.                                                                                                                                                                                                                                                                                  | There will be multiple slaves and multiple masters and all masters can communicate with all the slaves. Up to 27 slave devices can be connected/addressed in the I2C interface circuit.                                                                                                                                                                                                                                                                                                            |
| <u>Advantages</u>                    | It is simple communication and most popular which is available due to UART support in almost all the devices with 9 pin connector. It is also referred as RS232 interface.                                        | <ul> <li>It is simple protocol and hence so not require processing overheads.</li> <li>Supports full duplex communication.</li> <li>Due to separate use of CS lines, same kind of multiple chips can be used in the circuit design.</li> <li>SPI uses push-pull and hence higher data rates and longer ranges are possible.</li> <li>SPI uses less power compare to I2C</li> </ul>                                                            | <ul> <li>Due to open collector design, limited slew rates can be achieved.</li> <li>More than one masters can be used in the electronic circuit design.</li> <li>Needs fewer i.e. only 2 wires for communication.</li> <li>12C addressing is simple which does not require any CS lines used in SPI and it is easy to add extra devices on the bus.</li> <li>It uses open collector bus concept. Hence there is bus voltage flexibity on the interface bus.</li> <li>Uses flow control.</li> </ul> |
| <u>Disadvantage</u>                  | <ul> <li>They are suitable for communication between only two devices.</li> <li>It supports fixed data rate agreed upon between devices initially before communication otherwise data will be garbled.</li> </ul> | <ul> <li>As number of slave increases, number of CS lines increases, this results in hardware complexity as number of pins required will increase.</li> <li>To add a device in SPI requires one to add extra CS line and changes in software for particular device addressing is concerned.</li> <li>Master and slave relationship can not be changed as usually done in I2C interface.</li> <li>No flow control available in SPI.</li> </ul> | •Increases complexity of the circuit when number of slaves and masters increases. •I2C interface is half duplex. •Requires software stack to control the protocol and hence it needs some processing overheads on microcontroller/microprocessor.                                                                                                                                                                                                                                                  |

#### **Test-Benches:**

#### 1. Master Test-Bench:



Figure 1: master test-bench 1



Figure 3: master test-bench 2



Figure 2: master test-bench 3

M ModelSim PE Student Edition 10.4a — 🗇 💢



Figure 4: master test-bench wave form

In figures 1,2,3 the left column represents the initial value given from the controller to the master ,It begins with this value. And then the slave's data gets shifted to the right column bit by bit through the miso which represents the final form of data inside the master. We display the mode before each transfer process; the mode is determined by the c-pol and c-phase .in the master test bench there is no slave to transfer the data to ;so we made the data transfer again from the master to the master by assigning mosi to miso "assign miso=mosi". In this test bench we tried the 4 modes by changing c-phase and c-pol as displayed in the first 3 figures. The mosi is also displayed it is the least significant bit of the master that will be transmitted to the slave.

In the wave form we display first the clock initialized before each transfer process according to c-pol. Then the start control witch moves the master from the idle state to the load state to begin the transfer process. Then the rst control that moves the master to the reset state that resets all the data to its initial state. Then the cs that represents the selected slave if there was one. The cs is low driven so "6->110" means that slave 0 is selected and "7->111" means no slave is selected at that time, and so on. Then the slave which is an input to the master from the controller, it describes the address of the wanted slave. Then the data-in of the master witch is the initial value of the data inside the master inserted to it from the controller. Finally, the data-out is the final value inside the master after shifting in the data of the selected slave.

#### 2. Slave Test-Bench:



Figure 5: slave test-bench 1

Figure 6: slave test-bench 2

Figure 7: slave test-bench 3

Figure 8: slave test-bench 4



Figure9: slave test-bench wave form

As in the master test bench, the initial data value is given to the slave from the controller and displayed in the left column. The data of the master is shifted to the right column bit by bit through the mosi. Here we also display the mode decided by the c-pol and c-phase. Since there is no master also in the slave test bench so we transferred the data from the slave to itself by assigning the miso into the mosi "assign mosi=miso".here we also tried the 4 modes by changing c-phase and c-pol as displayed in figures 5,6,7,8. The miso is also displayed it is the least significant bit of the slave that will be transmitted to the master.

In the wave form, here we display first the spi\_clk witch is the same clock as the aster and is inserted to the slave from the master. Then the rst control that resets the slave's data to its initial state.then the cs control that controls if this slave is selected and it's low active. Then the c-pol and c-phase they determine the mode and when the data is sampled and transmitted. The data\_ins is the initial value of the data inside the slave assigned by the controller. And finally data\_outs which is the final data value inside the slave during and after the master data is transmitted to the slave through the mosi.

#### 3. Integration Test-Bench:



Figure 10: integration test-bench 1



Figure 11: integration test-bench 2



Figure 12: integration test-bench wave form

Here in the integration test bench the data of the master and the three slaves is displayed in the table in figures 10, 11. First we display the mode determined by the c-pol and c-phase. Then we display the selected slave that will send and receive data with the master. In the test bench we examined the four modes and the three slaves by changing the c-pol, c-phase and the slave address. The initial data in the master is transferred bit by bit to the final data of the selected slave, and the initial data of the slave is also transferred bit by bit to the master final data. Between each transfer process we reset the system.

In the wave representation, here we first display the common clock between the master and all the slaves. Then the rst control that returns the system to the reset state and resets its data to the initial state. Then the start control that marks the beginning of the transfer process as it moves the system to the load state. Then the c-pol and c-phase that determines the mode and the edge of the clock at which the data is sampled and transferred. Then the data-in of the master that is inserted to it from the controller and the data-out of the master that represents the data inside the master during and after the transfer process. Then the slave address that determines the selscted slave that will perform the transfer process with the master. Then the input data of the three slaves which is inserted from the controller each input data of every slave is followed by the output data of the same slave.

### **Work Load Distrebution:**

Hussien Mustafa Hussien: Test-Benches

Ayman Mohamed Reda: Integration

Mina Emad Fakhry: Slave

Mahmoud El-Sayed Mahmoud Raoff: Master