

#### **Master of Applied Computer Science**

**Embedded Acceleration** 

**Summer Term 2021** 

**Hardware Accelerated Steganography** 

**Group 17** 

Vipin Koshy Thomas Majd Victor Hafiri

Date 05-07-2021

# Contents

| Overview and objectives       | 2  |
|-------------------------------|----|
| LSB Manipulation Algorithm    | 2  |
| Steganography IP              | 4  |
| Schedule Viewer               | 5  |
| Test benches                  | 7  |
| Block diagram                 | 9  |
| Timing and speedup comparison | 9  |
| Issues and Solutions          | 11 |
| Future Improvement Scope      | 12 |
| Conclusion                    | 12 |
| References                    | 13 |

### Overview and objectives

Steganography is a method of hiding secret information in digital files such as images, audio files etc. In this project, we implemented an FPGA based solution to hide a secret word in images by changing some pixel values at some positions without being detected by human eyes. Moreover, it can also reveal the hidden word in an encoded image.

The goal of our project is to perform the steganography technique faster using the FPGA and the CPU together rather than the Software only solution. We have also implemented a Software Only solution which is used to compare the execution time and speed ups between both.

### LSB Manipulation Algorithm

Images are made up of tiny pixels where each pixel consists of 3 values which are Red, Green and Blue colors. Any changes on RGB values will make the image look different, Unless these changes to the pixel values are very small. In Steganography, hiding a secret data in the pixels of an image, is all about changing the Least significant bit of Red or Green or Blue value of a Pixel, and changing the LSB of the value won't be visible to Human eyes and The image will look untouched. However, It can be detected using Software and Hardware solutions.

We have created a Least significant bit (LSB) manipulation algorithm for our project which changes and calculates the LSB of RGB values for the selected pixels (position).

#### How it works

For concealing the word in pixel values, the algorithm takes the decimal value and strips it to integer numbers of two digits. Each 2 digit value represents a character of the word. For every 2 digit value, the algorithm converts this number to a binary value of 8 bit and for each bit, the algorithm checks one value of the passed data (Pixel RGB values) if it's even or odd. If the bit is 1 and data is even, it changes the LSB of the value to 1, and if the bit is 0 and the data is odd, it changes the LSB of the value to 0, otherwise it remains the same.



Ref: https://www.irjet.net/archives/V3/i12/IRJET-V3I1247.pdf

the structure of data of pixels looks like the following:



8 values = 8 bits = 1 character

This process continues for the other characters until it reaches the end of the data stream and the last character in the secret word.

For decoding and revealing the secret word, the algorithm checks the Least significant bit of the data stream and finds the binary value for every 8 data packets. When this process is done, it writes the decimal value for the character to be used by the software side.

### Steganography IP

The hardware accelerated solution focuses on the LSB manipulation on the input image constrained by the positions provided through any key exchange algorithms like Diffie Hellman(not explained here, out of scope) using FPGA. We have used Vitis HLS to process the C++ pixel function to produce solutions for Vivado.

We are using HLS streams to send and receive image data using send channel and receive channel. Other than that AXI Lite bus is used to set the values of Registers, which will be used as the controlling parameters on the process. We are not using No block-level I/O protocol and using the reference pointer to write the decoded value to the registers.



Figure 1

Two Direct Memory Access blocks were used in the project. DMA0 is used for input and DMA1 is used for the output(Figure 1), which are connected to High

performance port HP0 and HP1 respectively through an AXI Interconnect(Figure 2).



Figure 2

#### **Schedule Viewer**

In the CPP code some functions are used to convert integer to Binary and Binary to Integer. The functions use loop which are unrolled and using #pragma HLS unroll which will help the FPGA to run the unrolled loop which can be run in parallel.



### Read operation and first loop



### Schedule Viewer for integer to binary conversion-function loop



### Schedule Viewer for binary to integer conversion-function loop



#### **Test benches**

Debugging and co simulation options have been used to check the correctness of the pixel function and improve it, out of those can be found below.

```
Channel (PIPO/FIFO) Pronting: Irue

Console X Pirrors A Warnings 1: Guidance Man Pages

Vitis HLS Console

Generating cosim.tv.exe

INFO: [COSIM 212-302] Starting C TB testing ...
input: 255
Output: 254
input: 255
Output: 254
input: 255
Output: 254
input: 255
Output: 255
Output: 255
Output: 256
input: 255
Output: 256
input: 255
Output: 256
Input: 255
Output: 256
Output: 257
Output: 258
Output: 259
Output: 259
Output: 259
Output: 259
Output: 250
Output: 251
Input: 252
Output: 253
Output: 254
Output: 255
Output: 256
Output: 257
Output: 256
Output: 256
Output: 256
Output: 257
Output: 258
Output: 259
Output: 259
Output: 250
Output: 250
Output: 250
Output: 251
Output: 256
Output: 256
Output: 257
Output: 257
Output: 258
Output: 259
Output: 259
Output: 250
Output: 250
Output: 250
Output: 250
Output: 250
Output: 250
Output: 256
Output: 256
Output: 257
Output: 257
Output: 258
Output: 259
Output: 259
Output: 250
Ou
```

#### **Explanation:**

Value to Encode: 72

Binary value of 72: 01001000 Stream Count = 8(stream size)

Test Input array: [255,255, 255, 255, 255, 255, 255]

Encoded Output array is generated as follows

- 1)  $0100100 \mid 0(LSB) => 255(111111111) => 254(11111110)(updated value with LSB = 0)$
- 2)  $010010 \mid 0(LSB) => 255(111111111) => 254(11111110)($  updated value with LSB = 0)
- 3) 01001 | 0(LSB) = 255(111111111) = 254(11111110)( updated value with LSB = 0)

- 4)  $0100 \mid I(LSB) => 255(111111111) => 255(111111111)($  updated value with LSB = 1)
- 5)  $010 \mid 0(LSB) = 255(111111111) = 254(11111110)$  (updated value with LSB =0)
- 6)  $01 \mid 0(LSB) = 255(111111111) = 254(11111110)($  updated value with LSB =0)
- 7) 0 | 1(LSB) => 255(11111111) => 255(11111111)( updated value with LSB =1)
- 8) | 0(LSB) | = 255(111111111) = 254(11111110) (updated value with LSB = 0)

So the output array will be [254,254,254,255,254,255,254] which is the same as the CSIM output.

Co-Simulation outputs show the encoded value and output array. We have used main.cpp to call the pixel function, which is given in the Test bench directory of the git repo along with all other necessary files.

### Wave Debug diagram on Vivado:



Wave Debug diagrams can be used to check the internal signals and data flow with respect to clock cycles, which can be used to improve the circuit.

### **Block diagram**

 $\frac{https://mygit.th-deg.de/vt16684/embedded-acceleration/-/blob/master/Stegano}{graphy\%20IP\%20Block\%20Diagram.pdf}$ 

### **Jupyter Notebook**

https://mygit.th-deg.de/vt16684/embedded-acceleration/-/blob/master/Pixel\_I mage Steganography 1 .ipynb

### Timing and speedup comparison

We were testing the IP with different clock frequencies namely 50,100,150,200 MHz, for the final IP synthesis we have used a clock frequency of 150MHz. Almost 99% of the times the Hard Accelerated processing outperformed Software only solution as expected. The speedups charts were giving 1.17 to more than 7 times speedups for hardware accelerated solution. During our analysis we also found out decoding was taking less time than encoding since it was not manipulating the bits, but just reading the input data. For initial image transfer IP was taking almost double/triple time to encode/decode the values, It might be because of the "DMA to Memory" mapping, we can confirm that by checking the times for the multi image encoding / decoding which was almost same time for each transfer (more time compared to the first case since allocating and freeing up the arrays).



Detailed Speedup plots can be found in the jupyter notebook

#### **Issues and Solutions**

We encountered the following issues and errors while working on the project:

- ERROR: [COSIM 212-345] Cosim only supports the following 'ap\_ctrl\_none' designs: (1) combinational designs; (2) pipelined design with II of 1; (3) designs with array streaming or hls\_stream or AXI4 stream ports.
  - <a href="https://www.xilinx.com/html\_docs/xilinx2020\_2/vitis\_doc/cosimulati-oninvitishls.html">https://www.xilinx.com/html\_docs/xilinx2020\_2/vitis\_doc/cosimulati-oninvitishls.html</a>
  - [Note] Using the ap\_ctrl\_none mode might prevent the design from being verified using the C/RTL co-simulation feature.
- HLS stream input and output for Test bench main.cpp
  - Created input and output from the ap axis data structure
- %matplotlib widget not working for 3d interactive arrays
  - We Have tried to solve the issue by enabling widgets and installing ipympl, but were not successful so we solved the issue by using plotly lib
- RuntimeError: Failed to allocate Memory! on PYNQ board
  - As a workaround we have freed up all the unused buffers and shutdown the unused jupyter notebooks

### **Future Improvement Scope**

The project can be improved in many ways, some suggestions are given below,

- 1. Character pointers or character vectors for storing the secret data to embed over combined ascii values as a number. As of now we can use only ascii values of 4 characters(MAX) as the secret data.
- 2. Can use memory map over HLS stream, since in this project there is not much use of it, since we have a single IP block connected to ZYNQ7. We were using the HLS stream to get familiar with it.
- 3. Control the HLS stream with loop and limit it to stream\_count And use #pragma HLS PIPELINE II=1 for optimization.
- 4. Can use HLS Pragmas for optimization such as #pragma HLS ARRAY\_PARTITION for character arrays.

### **Conclusion**

To conclude, FPGAs are powerful resources when it comes to data processing due to the fact that the data is processed in parallel. Even if we have not used Hardware acceleration to its full potential, we have noticed in the time comparison figures, the execution time for FPGA is 7 times faster than the Software only at some point.

## References

- 1. HLS Pragmas
- 2. Optimization Techniques
- 3. HLS stream
- 4. PYNQ Introduction Python productivity for Zynq (Pynq)