# SoC design with PicoBlaze IP-core

## Objective: designing a simple SoPC



application for user interface (hyperterminal or similar, matlab, java, etc.)

- Memory (program/data)
- System busses
- Peripherals, ...

#### **FPGA Board**

External peripherals and application specific hardware



\*check complete datasheet in aulavirtual for detailed info



Figure 2-1: Four Slide Switches

When in the UP or ON position, a switch connects the FPGA pin to 3.3V, a logic High.



#### Notes:

- $1. \ \ All \ BTN\_* \ push-button \ inputs \ require \ an \ internal \ pull-down \ resistor.$
- 2. BTN\_SOUTH is also used as a soft reset in some FPGA applications.

Figure 2-3: Four Push-Button Switches Surround Rotary Push-Button Switch



Figure 3-1: Available Clock Inputs



Figure 4-1: Spartan-3E Starter Kit FPGA Configuration Options

#### Configuration Mode Jumper Settings (Header J30)

Select between three on-board configuration sources









Table 6-1: 3-Bit Display Color Codes

| VGA_RED | VGA_GREEN | VGA_BLUE | Resulting Color |
|---------|-----------|----------|-----------------|
| 0       | 0         | 0        | Black           |
| 0       | 0         | 1        | Blue            |
| 0       | 1         | 0        | Green           |
| 0       | 1         | 1        | Cyan            |
| 1       | 0         | 0        | Red             |
| 1       | 0         | 1        | Magenta         |
| 1       | 1         | 0        | Yellow          |
| 1       | 1         | 1        | White           |







UG230\_c8\_01\_021806



SPI\_MOSI: (T4) SPI\_MISO: (N10) SPI\_SCK: (U16)

DAC\_CS: (N8) DAC\_CLR: (P8)



SPI\_MOSI: (T4) AMP\_CS: (N7) SPI SCK: (U16) AMP\_SHDN: (P7) AMP\_DOUT: (E18)



Figure 13-1: FPGA Interface to Micron 512 Mbit DDR SDRAM



Figure 14-1: 10/100 Ethernet PHY with RJ-45 Connector



Figure 14-2: FPGA Connects to Ethernet PHY via MII



Figure 15-1: Expansion Headers

### Architecture of a PicoBlaze based SoPC



## Example: simplest system ("hello world" lab)



## Adding more peripherals



## Adding more peripherals: tristated bus



## Adding more peripherals: multiplexed bus



### PicoBlaze Architecture



### Instruction Set

| Control de Programa | Lógicas                 | Aritméticas       |
|---------------------|-------------------------|-------------------|
| JUMP dir            | LOAD sX,cte             | ADD sX,cte        |
| JUMP Z,dir          | AND sX,cte              | ADDCY sX,cte      |
| JUMP NZ,dir         | OR sX,cte               | SUB sX,cte        |
| JUMP C,dir          | XOR sX,cte              | SUBCY sX,cte      |
| JUMP NC,dir         | * TEST sX,cte           | * COMPARE sX,cte  |
| CALL dir            | LOAD sX,sY              | ADD sX,sY         |
| CALL Z,dir          | AND sx, sy              | ADDCY sX, sY      |
| CALL NZ,dir         | OR sX, sY               | SUB sX, sY        |
| CALL C,dir          | XOR sX, sY              | SUBCY sX, sY      |
| CALL NC, dir        | * TEST sX, sY           | * COMPARE SX, SY  |
| RETURN              |                         |                   |
| RETURN Z            | Desplazamiento/Rotación | Almacenamiento    |
| RETURN NZ           | SR0 sX                  | * FETCH sX,sdir   |
| RETURN C            | SR1 sX                  | * FETCH sX,(sY)   |
| RETURN NC           | SRX sX                  | * STORE sX,sdir   |
|                     | SRA sX                  | * STORE sX,(sY)   |
|                     | RR sX                   |                   |
| Entrada/Salida      | SLO sX                  | Interrupciones    |
| INPUT sX,puerto     | SL1 sX                  | RETURNI ENABLE    |
| INPUT sX,(sY)       | SLX sX                  | RETURNI DISABLE   |
| OUTPUT sX,puerto    | SLA sX                  | ENABLE INTERRUPT  |
| OUTPUT sX, (sY)     | RL sX                   | DISABLE INTERRUPT |

**Tabla 2.** Juego de instrucciones del PicoBlaze. Todas las instrucciones se ejecutan en dos ciclos de reloj. Las instrucciones con (\*) sólo están disponible en la versión KCPSM3 del microcontrolador.

#### **Program Control Group**



| JUMP aa     |  |
|-------------|--|
| JUMP Z, aa  |  |
| JUMP NZ, aa |  |
| JUMP C, aa  |  |
| JUMP NC, aa |  |
| CALL aa     |  |
| CALL Z, aa  |  |
| CALL NZ, aa |  |
| CALL C, aa  |  |
| CALL NC, aa |  |
| RETURN      |  |
| RETURN Z    |  |
| RETURN NZ   |  |
| RETURN C    |  |
| RETURN NC   |  |

Instruction syntax

#### Shift and Rotate Group



Instruction syntax

#### **Logical Group**



#### Arithmetic Group



#### Input/Output Group



Figure 8: Input Signal Waveform

Figure 9: Output Signal Waveform

#### Interrupt Group



Interrupt address vector: address FF

There use: jump myintroutine

To call interrupt routine.

### Assembler: asm.exe

- MS-DOS application. Coded in C. Usage:
  - □ C:\>asm.exe myasmcode.asm



### **Program Syntax**

- No blank lines Use a semicolon for blank lines
- Comments Any item on a line following a semicolon (;)
- Constant —specified in the form of a two-digit hexadecimal value (00 FF)
- Line Labels Identify program lines for JUMP or CALL instructions; should be followed by a colon (:)
- Instructions —Instructions and the first operand must be separated by at least one space. The assembler will accept any mixture of upper and lower case characters for the instruction.
- The assembler supports three assembler directives.
  - CONSTANT Directive Assigns an 8-bit constant value to a label
  - **NAMEREG Directive** Assigns a new name to any of the eight registers
  - **ADDRESS Directive** Forces the instructions that follow it to commence at a new address value.

```
; declaracion de constantes v variables
      CONSTANT
                   rs232, 00; puerto comunicación serie es el 00
                          ; rx es el bit 0 del puerto 00 (entrada)
                          ; tx es el bit 7 del puerto 00(salida),
      ; porque hyperterminal envia primero el LSB, por eso desplazamoa a la
      ;izquierda al recibir, y al enviar, con lo que enviamos de nuevo
      ;el LSB primero como corresponde para que lo entienda hyperterminal
      NAMEREG
                   s1, txreq
                                ;buffer de transmision
      NAMEREG
                   s2, rxreq ; buffer de recepcion
                   s3, contbit
                                ; contador de los 8 bits de datos
      NAMEREG
                   s4, cont1
                                contador de retardol
      NAMEREG
      NAMEREG
                   s5, cont2
                                contador de retardo2
      ADDRESS
                   00
                          ; programa se cargara comenzando en dir 00
      ; Inicio del programa
      start:
```

```
; Inicio del programa
     ; esperamos a recibir un caracter
start:
     CATIT
          recibe
     ; copiamos el caracter recibido al buffer de transmision
     LOAD
          txreq, rxreq
     ADD
       txreq, 01
     ; hacemos el eco del caracter recibido
     CALL transmite
     JUMP start
     ; Rutina de recepcion de caracteres
```

```
; Rutina de recepcion de caracteres
           recibe:
           ; esperamos a que se reciba un bit de inicio
           INPUT
                rxreq, rs232
           AND rxreq, 80
           JUMP NZ, recibe
           CALL wait 05bit
           ; almacenamos los 8 bits de datos
           LOAD contbit,09
next rx bit:
                      wait 1bit
           CALL
           SR0
                rxreq
           INPUT s0, rs232
           AND s0, 80
           OR
              rxreq, s0
           SUB contbit, 01
           JUMP
                NZ, next rx bit
           RETURN
           ; Rutina de transmision de caracteres
```

```
Rutina de transmision de caracteres
            transmite:
           ; enviamos un bit de inicio
           TOAD
                       s0, 00
           OUTPUT
                       s0, rs232
                       wait 1bit
           CALL
            ; enviamos los 8 bits de datos
                      contbit, 08
           LOAD
                       txreq, rs232
next tx bit:
           OUTPUT
                       wait 1bit
           CALL
            SR0
                       txreq
            SUB
                       contbit, 01
            JUMP
                       NZ, next tx bit
            ; enviamos un bit de parada
           LOAD
                       s0, FF
                       s0, rs232
           OUTPUT
                       wait 1bit
           CATITI
            RETURN
            ;Rutina espera 1 bit (a 115200bps)
```

```
;Rutina espera 1 bit (a 115200bps)
       ;clk=50MHz, 115200bps, cont1=03, cont2=22
       ; esta rutina ejecuta 1+(1+3*(1+34*2+2))+1 = 216 instruciones,
       ;aproximandose al numero teorico de
       ;8,68 \text{ us/bit})/(0,04 \text{ us/instruc}) = 217 \text{ instr/bit necesarias.}
wait 1bit:
               T<sub>1</sub>OAD
                              cont1, 03
espera2:
                              cont2, 22
              LOAD
espera1:
               SUB
                             cont2, 01
                             NZ, espera1
               JUMP
                             cont1, 01
               SUB
                              NZ, espera2
               JUMP
               RETURN
```

### PicoIDE: assembler and debugger



- \rbrack Java app
- Graphical IDE
- Developed at the UPCT
- by students like you!!
- ☐ Two modes:
  - Text editing and assembling
  - Debugging
- Optional (typically just for debugging)

## PicoIDE: assembler and debugger



### Gathering it all!!!

- 1. Create a new ISE project
- 2. Add source vhdl code for PicoBlaze
- Add vhdl code obtained from assembler for the IRAM (containing PB app program)
- 4. Add a toplevel entity and instantiate PB, IRAM, peripherals, etc. as desired
- 5. Add User Constraints File (.ucf) with clk and pin specification.
- Optionally, add vhdl code for a testbench
- 7. Cross your fingers...

